IS43LD16320A-25BLI
DRAM Chip Mobile LPDDR2 S4 SDRAM 512M-Bit 32M X 16 1.2V 134-Pin TFBGA
The IS43LD16320A is 512Mbit CMOS LPDDR2 DRAM. The device is organized as 4 banks of 8Meg words of 16bits or 4Meg words of 32bits. This product uses a double-data-rate architecture to achieve high-speed operation. The double data rate architecture is essentially a 4N prefetch architecture with an interface designed to transfer two data words per clock cycle at the I/O pins. This product offers fully synchronous operations referenced to both rising and falling edges of the clock. The data paths are internally pipelined and 4n bits prefetched to achieve very high bandwidth.
- High Speed Un-terminated Logic(HSUL_12) I/O Interface
- Clock Frequency Range : 10MHz to 533MHz (data rate range : 20Mbps to 1066Mbps per I/O)
- Four-bit Pre-fetch DDR Architecture
- Multiplexed, double data rate, command/address inputs
- Four internal banks for concurrent operation
- Bidirectional/differential data strobe per byte of data (DQS/DQS#)
- Programmable Read/Write latencies (RL/WL) and burst lengths
- ZQ Calibration
- On-chip temperature sensor to control self refresh rate
- Partial array self refresh (PASR)
- Deep power-down mode (DPD)
Technical Attributes
Find Similar Parts
| Description | Value | |
|---|---|---|
| 13 Bit | ||
| 400 MHz | ||
| 16 Bit | ||
| 512 Mbit | ||
| Mobile LPDDR2 S4 SDRAM | ||
| Tin-Silver-Copper | ||
| 260 °C | ||
| 400 MHz | ||
| 25 mA | ||
| 5.5 ns | ||
| 512 Mbit | ||
| Surface Mount | ||
| MSL 3 - 168 hours | ||
| 134 | ||
| 4 | ||
| 16 Bit | ||
| 16 Bit | ||
| 1.2000 V | ||
| -40 to 85 °C | ||
| 85 °C | ||
| -40 °C | ||
| 32M x 16 | ||
| 134TFBGA | ||
| 134 | ||
| 10 x 11.5 x 0.7 mm | ||
| Industrial | ||
| TFBGA | ||
| 1.8 V | ||
| Mobile LPDDR2 S4 SDRAM |
ECCN / UNSPSC / COO
| Description | Value |
|---|---|
| Country of Origin: | RECOVERY FEE |
| ECCN: | EAR99 |
| HTSN: | 8542320028 |
| Schedule B: | 8542320015 |