IS42VM32200M-75BLI
DRAM Chip Mobile SDRAM 64M-Bit 2Mx32 1.8V 90-Pin TF-BGA
The IS42VM32200M are mobile 67,108,864 bits CMOS Synchronous DRAM organized as 4 banks of 524,288 words x 32 bits. These products are offering fully synchronous operation and are referenced to a positive edge of the clock. All inputs and outputs are synchronized with the rising edge of the clock input. The data paths are internally pipelined to achieve high bandwidth. All input and output voltage levels are compatible with LVCMOS.
- JEDEC standard 1.8V power supply
- Auto refresh and self refresh
- All pins are compatible with LVCMOS interface
- 4K refresh cycle / 64ms
- Programmable Burst Length and Burst Type
- 1, 2, 4, 8 or Full Page for Sequential Burst
- 4 or 8 for Interleave Burst
- Programmable CAS Latency : 2,3 clocks
- All inputs and outputs referenced to the positive edge of the system clock
- Data mask function by DQM
- Internal 4 banks operation
- Burst Read Single Write operation
- Special Function Support
- PASR(Partial Array Self Refresh)
- Auto TCSR(Temperature Compensated Self Refresh)
- Programmable Driver Strength Control
- Full Strength or 1/2, 1/4, of Full Strength
- Deep Power Down Mode
- Automatic precharge, includes CONCURRENT Auto Precharge Mode and controlled Precharge.
Technical Attributes
Find Similar Parts
| Description | Value | |
|---|---|---|
| 11 Bit | ||
| 133 MHz | ||
| 32 Bit | ||
| 64 Mbit | ||
| Tin-Silver-Copper | ||
| 260 °C | ||
| 133 MHz | ||
| 50 mA | ||
| 8|6 ns | ||
| 64 Mbit | ||
| Surface Mount | ||
| MSL 3 - 168 hours | ||
| 90 | ||
| 4 | ||
| 32 Bit | ||
| 32 Bit | ||
| 1.8000 V | ||
| -40 to 85 °C | ||
| 85 °C | ||
| -40 °C | ||
| 2M x 32 | ||
| 90TF-BGA | ||
| 90 | ||
| 8 x 13 x 0.8(Max) | ||
| Industrial | ||
| 1.8 V | ||
| Mobile SDRAM |
ECCN / UNSPSC / COO
| Description | Value |
|---|---|
| Country of Origin: | RECOVERY FEE |
| ECCN: | EAR99 |
| HTSN: | 8542320002 |
| Schedule B: | 8542320015 |