IS42S16100H-7TL-TR
DRAM Chip SDRAM 16M-Bit 1Mx16 3.3V 50-Pin TSOP-II T/R
The 16Mb Synchronous DRAM IS42S16100H is organized as a 524,288-word x 16-bit x 2-bank for improved performance. The synchronous DRAMs achieve high-speed data transfer using pipeline architecture. All inputs and outputs signals refer to the rising edge of the clock input.
- Clock frequency: 200, 166, 143 MHz
- Fully synchronous; all signals referenced to a positive clock edge
- Two banks can be operated simultaneously and independently
- Dual internal bank controlled by A11 (bank select)
- Single 3.3V power supply
- LVTTL interface
- Programmable burst length
- (1, 2, 4, 8, full page)
- Programmable burst sequence: Sequential/Interleave
- 2048 refresh cycles every 32ms (Com, Ind, A1 grade) or 16ms (A2 grade)
- Random column address every clock cycle
- Programmable CAS latency (2, 3 clocks)
- Burst read/write and burst read/single write operations capability
- Burst termination by burst stop and precharge command
- Byte controlled by LDQM and UDQM
- Packages: 400-mil 50-pin TSOP-II and 60-ball TF-BGA
- Temperature Grades
- Commercial (0° C to +70°C)
- Industrial (-40° C to +85°C)
Technical Attributes
Find Similar Parts
| Description | Value | |
|---|---|---|
| 11 Bit | ||
| 143 MHz | ||
| 16 Bit | ||
| 16 Mbit | ||
| Matte Tin | ||
| 260 °C | ||
| 143 MHz | ||
| 60 mA | ||
| 6|5.5 ns | ||
| 16 Mbit | ||
| Surface Mount | ||
| MSL 3 - 168 hours | ||
| 50 | ||
| 2 | ||
| 16 Bit | ||
| 16 Bit | ||
| 3.3000 V | ||
| 0 to 70 °C | ||
| 70 °C | ||
| 0 °C | ||
| 1M x 16 | ||
| 50TSOP-II | ||
| T/R | ||
| 50 | ||
| 20.95 x 10.16 x 1.05(Max) | ||
| Commercial | ||
| 3.3 V | ||
| SDRAM |
ECCN / UNSPSC / COO
| Description | Value |
|---|---|
| Country of Origin: | RECOVERY FEE |
| ECCN: | EAR99 |
| HTSN: | 8542320002 |
| Schedule B: | 8542320015 |