PDP SEO Portlet

S70FS01GSAGBHI210

NOR Flash Serial-SPI 1.8V 1Gbit 1024M/512M/256M x 1bit/2bit/4bit 6ns/8ns 24-Pin FBGA Tray

Manufacturer:Infineon
Product Category: Memory, Flash Memory
Avnet Manufacturer Part #: S70FS01GSAGBHI210
Secondary Manufacturer Part#: S70FS01GSAGBHI210
  • Legend Information Icon RoHS 10 Compliant
  • Legend Information Icon Tariff Charges

The FS-S Family connects to a host system via a Serial Peripheral Interface (SPI). Traditional SPI single bit serial input and output (Single I/O or SIO) is supported as well as optional two bit (Dual I/O or DIO) and four bit wide Quad I/O (QIO) or QPI, also known as Quad Peripheral Interface (QPI) serial commands. This multiple width interface is called SPI Multi-I/O or MIO. In addition, there are Double Data Rate (DDR) read commands for QIO and QPI that transfer address and read data on both edges of the clock.

The FS-S Eclipse architecture features a Page Programming Buffer that allows up to 512-bytes to be programmed in one operation, resulting in faster effective programming and erase than prior generation SPI program or erase algorithms.

Executing code directly from Flash memory is often called Execute-In-Place or XIP. By using FS-S Family devices at the higher clock rates supported, with Quad or DDR-Quad commands, the instruction read transfer rate can match or exceed traditional parallel interface, asynchronous, NOR Flash memories, while reducing signal count dramatically.

The FS-S Family products offer high densities coupled with the flexibility and fast performance required by a variety of mobile or embedded applications. They are an excellent solution for systems with limited space, signal connections, and power. They are ideal for code shadowing to RAM, executing code directly (XIP), and storing reprogrammable data.

The S70FS01GS device is a dual die stack of two FS512S die.

  • Serial Peripheral Interface (SPI) with Multi-I/O
    • SPI Clock polarity and phase modes 0 and 3
    • Double Data Rate (DDR)
    • Extended Addressing - 24 or 32-bit address options
    • Serial Command subset and footprint compatible with , S25FL1-K, S25FL-P, and S25FL-S SPI families
    • Multi I/O Command subset and footprint compatible with S25FL-P, S25FL1-K and S25FL-S SPI families
  • Read
    • Commands: Normal, Fast, Dual I/O, Quad I/O, DDR Quad I/O
    • Modes: Burst Wrap, QPI (QPI)
    • Serial Flash Discoverable Parameters (SFDP) and Common Flash Interface (CFI), for configuration information.
  • Program
    • 256 or 512 Bytes Page Programming buffer
    • Program suspend and resume
  • Erase
    • Hybrid sector option
    • Physical set of eight 4 KBytes sectors and one 224 KBytes sector at the top or bottom of address space with all remaining sectors of 256 KBytes
    • Uniform sector option

Technical Attributes

Find Similar Parts

Description Value
8 ns
Sectored
Symmetrical
No
NOR
133 MHz
1 Gbit
No
Yes
Serial-SPI
260 °C
2.9/Sector s
90 mA
2/Page ms
6|8 ns
1 Gbit
Surface Mount
MSL 3 - 168 hours
24
1, 2, 4 Bit
1024, 512, 256 MWords
-40 to 85 °C
85 °C
-40 °C
24FBGA
24
6 x 8 x 0.9 mm
100 mA
0
Industrial
No
FBGA
2 V
1.71 V
1.8 V
1.8000 V

ECCN / UNSPSC / COO

Description Value
Country of Origin: RECOVERY FEE
ECCN: 3A991.B.1.A
HTSN: 8542320071
Schedule B: 8542320070
In Stock :  0
Additional inventory
Factory Lead Time: 2 Weeks
Price for: Each
Quantity:
Min:77  Mult:1  
USD $:
77+
$9.36768
80+
$9.23648
160+
$9.10528
390+
$8.97408
770+
$8.84288