S25FS256SAGBHI200
NOR Flash Serial-SPI 1.8V 256Mbit 256M x 1bit 24-Pin FBGA Tray
- RoHS 10 Compliant
- Tariff Charges
The Spansion S25FS256S device is flash non-volatile memory products using: MirrorBit technology - that stores two data bits in each memory array transistor Eclipse architecture - that dramatically improves program and erase performance 65 nm process lithography The S25FS256S connects to a host system via a Serial Peripheral Interface (SPI). Traditional SPI single bit serial input and output (Single I/O or SIO) is supported as well as optional 2-bit (Dual I/O or DIO) and 4-bit wide Quad I/O (QIO) or Quad Peripheral Interface (QPI) serial commands. This multiple width interface is called SPI Multi-I/O or MIO. In addition, there are Double Data Rate (DDR) read commands for QIO and QPI that transfer address and read data on both edges of the clock. The FS-S Eclipse architecture features a Page Programming Buffer that allows up to 512 bytes to be programmed in one operation, resulting in faster effective programming and erase than prior generation SPI program or erase algorithms. Executing code directly from flash memory is often called Execute-In-Place or XIP. By using S25FS256S device at the higher clock rates supported, with Quad or DDR Quad commands, the instruction read transfer rate can match or exceed traditional parallel interface, asynchronous, NOR flash memories, while reducing signal count dramatically. The S25FS256S product offer high densities coupled with the flexibility and fast performance required by a variety of mobile or embedded applications. They are an excellent solution for systems with limited space, signal connections, and power. They are ideal for code shadowing to RAM, executing code directly (XIP), and storing reprogrammable data.
- Density
- 256 Mbits (32 Mbytes)
- Serial Peripheral Interface (SPI)
- SPI Clock polarity and phase modes 0 and 3
- Double Data Rate (DDR) option
- Extended Addressing: 24- or 32-bit address options
- Serial Command subset and footprint compatible with S25FL-A, S25FL-K, S25FL-P, and S25FL-S SPI families
- Multi I/O Command subset and footprint compatible with S25FL-P, and S25FL-S SPI families
- Read
- Commands: Normal, Fast, Dual I/O, Quad I/O, DDR Quad I/O
- Modes: Burst Wrap, Continuous (XIP), QPI
- Serial Flash Discoverable Parameters (SFDP) and Common Flash Interface (CFI), for configuration information
- Program
- 256- or 512-byte Page Programming buffer
- Program suspend and resume
- Erase
- Hybrid sector option
- Physical set of eight 4-kbyte sectors and one 32-kbyte sector at the top or bottom of address space with all remaining se
Technical Attributes
Find Similar Parts
| Description | Value | |
|---|---|---|
| 8 ns | ||
| Sectored | ||
| Asymmetrical | ||
| No | ||
| NOR | ||
| 133 MHz | ||
| 256 Mbit | ||
| No | ||
| Yes | ||
| Serial NOR | ||
| TFBGA | ||
| Surface Mount | ||
| Serial (SPI) | ||
| CFI, QPI, QSPI | ||
| Tin-Silver-Copper | ||
| 260 | ||
| 360/Chip s | ||
| 65 mA | ||
| 1.08/Page ms | ||
| 8 ns | ||
| 32M x 8bit | ||
| 256 Mbit | ||
| Surface Mount | ||
| MSL 3 - 168 hours | ||
| 24 | ||
| 1 Bit | ||
| 256 MWords | ||
| -40 to 85 °C | ||
| 85 °C | ||
| -40 °C | ||
| 24FBGA | ||
| 24 | ||
| 8 x 6 x 0.9(Max) | ||
| 1.8V Serial NOR Flash Memories | ||
| 100 mA | ||
| 1.7 to 2 V | ||
| No | ||
| Industrial | ||
| No | ||
| FBGA | ||
| 2 V | ||
| 1.71 V | ||
| 1.8 V | ||
| 1.8000 V |
ECCN / UNSPSC / COO
| Description | Value |
|---|---|
| Country of Origin: | RECOVERY FEE |
| ECCN: | 3A991.B.1.A |
| HTSN: | 8542320071 |
| Schedule B: | 8542320070 |