PDP SEO Portlet

CY7C4121KV13-600FCXC

SRAM Chip Sync Single 1.3V 144M-Bit 8M x 18 361-Pin FCBGA

Manufacturer:Infineon
Product Category: Memory, SRAMs
Avnet Manufacturer Part #: CY7C4121KV13-600FCXC
Secondary Manufacturer Part#: CY7C4121KV13-600FCXC
  • Legend Information Icon RoHS 10 Compliant
  • Legend Information Icon Tariff Charges

The QDR-IV HP (High-Performance) SRAM is a high-performance memory device that has been optimized to maximize the number of random transactions per second by the use of two independent bidirectional data ports. These ports are equipped with DDR interfaces and designated as port A and port B respectively. Accesses to these two data ports are concurrent and completely independent of each other. Access to each port is through a common address bus running at DDR. The control signals are running at SDR and determine if a read or write should be performed. There are three types of differential clocks: ? (CK, CK#) for address and command clocking ? (DKA, DKA#, DKB, DKB#) for data input clocking ? (QKA, QKA#, QKB, QKB#) for data output clocking Addresses for port A are latched on the rising edge of the input clock (CK), and addresses for port B are latched on the falling edge of the input clock (CK). The QDR-IV HP SRAM device is offered in a two-word burst option and is available in ×18 and ×36 bus width configurations. For a ×18 bus width configuration, there are 22 address bits, and for a ×36 bus width configuration, there are 21 address bits respectively. An on-chip ECC circuitry detects and corrects all single-bit memory errors, including those induced by soft-error events, such as cosmic rays and alpha particles. The resulting SER of these devices is expected to be less than 0.01 FITs/Mb, a four-order-of-magnitude improvement over previous generation SRAMs.

  • 144-Mbit density (8 M × 18, 4 M × 36)
  • Total Random Transaction Rate of 1334 MT/s
  • Maximum operating frequency of 667 MHz
  • Read latency of 5.0 clock cycles and write latency of 3.0 clock cycles
  • Two-word burst on all accesses
  • Dual independent bidirectional data ports
    • Double data rate (DDR) data ports
    • Supports concurrent read/write transactions on both ports
  • Single address port used to control both data ports
    • DDR address signaling
  • Single data rate (SDR) control signaling
  • High-speed transceiver logic (HSTL) and stub series terminated logic (SSTL) compatible signaling (JESD8-16A compliant)
    • I/O VDDQ = 1.2 V ±50 mV or 1.25 V ±50 mV
  • Pseudo open drain (POD) signaling (JESD8-24 compliant)
    • I/O VDDQ = 1.1 V ±50 mV or 1.2 V ±50 mV
  • Core voltage
    • VDD = 1.3 V ±40 mV
  • On-die termination (ODT)
    • Programm

Technical Attributes

Find Similar Parts

Description Value
22 Bit
600 MHz
QDR
144 Mbit
FCBGA
Surface Mount
Tin-Silver-Copper
260
600 MHz
2300 mA
8M x 18bit
144 Mbit
Surface Mount
MSL 3 - 168 hours
361
18 Bit
18 Bit
1
8 MWords
0 to 70 °C
70 °C
0 °C
361FCBGA
361
21 x 21 x 2.015
No
Commercial
QDR II SRAM
FCBGA
1.34 V
1.26 V
1.3 V
Synchronous
1.3000 V

ECCN / UNSPSC / COO

Description Value
Country of Origin: RECOVERY FEE
ECCN: 3A991
HTSN: 8542320041
Schedule B: 8542320040
In Stock :  0
Additional inventory
Factory Lead Time: 777 Weeks
Price for: Each
Quantity:
Min:300  Mult:300  
USD $: