CY7C1568XV18-600BZXC
SRAM Chip Sync Single 1.8V 72M-Bit 4M x 18 0.45ns 165-Pin FBGA Tray
The CY7C1568XV18 is 1.8 V synchronous pipelined SRAMs equipped with DDR II+ architecture. The DDR II+ consists of an SRAM core with advanced synchronous peripheral circuitry. Addresses for read and write are latched on alternate rising edges of the input (K) clock. Write data is registered on the rising edges of both K and K. Read data is driven on the rising edges of K and K. Each address location is associated with two 18-bit words (CY7C1568XV18) that burst sequentially into or out of the device. Asynchronous inputs include an output impedance matching input (ZQ). Synchronous data outputs (Q, sharing the same physical pins as the data inputs D) are tightly matched to the two output echo clocks CQ/CQ, eliminating the need for separately capturing data from each individual DDR SRAM in the system design. All synchronous inputs pass through input registers controlled by the K or K input clocks. All data outputs pass through output registers controlled by the K or K input clocks. Writes are conducted with on-chip synchronous self-timed write circuitry
- 72-Mbit density (4 M × 18, 2 M × 36)
- 633 MHz clock for high bandwidth
- 2-word burst for reducing address bus frequency
- Double data rate (DDR) interfaces (data transferred at 1266 MHz) at 633 MHz
- Available in 2.5 clock cycle latency
- Two input clocks (K and K) for precise DDR timing
- SRAM uses rising edges only
- Echo clocks (CQ and CQ) simplify data capture in high speed systems
- Data valid pin (QVLD) to indicate valid data on the output
- Synchronous internally self-timed writes
- DDR II+ Xtreme operates with 2.5 cycle read latency when DOFF is asserted HIGH
- Operates similar to DDR I device with 1 cycle read latency when DOFF is asserted LOW
- Core VDD = 1.8 V ± 0.1 V; I/O VDDQ = 1.4 V to 1.6 V
- Supports 1.5 V I/O supply
- HSTL inputs and variable drive HSTL output buffers
- Available in 165-ball fine-pitch ball grid array (FBGA) package (13 × 15 × 1.4 mm)
- Offere
Technical Attributes
Find Similar Parts
| Description | Value | |
|---|---|---|
| 21 Bit | ||
| Pipelined | ||
| 600 MHz | ||
| DDR | ||
| 72 Mbit | ||
| Tin-Silver-Copper | ||
| 260 | ||
| 600 MHz | ||
| 910 mA | ||
| 0.45 ns | ||
| 72 Mbit | ||
| Surface Mount | ||
| MSL 3 - 168 hours | ||
| 165 | ||
| 18 Bit | ||
| 18 Bit | ||
| 1 | ||
| 4 MWords | ||
| 0 to 70 °C | ||
| 70 °C | ||
| 0 °C | ||
| 165FBGA | ||
| 165 | ||
| 15 x 13 x 0.89 mm | ||
| No | ||
| Commercial | ||
| DDR II SRAM | ||
| FBGA | ||
| 1.8 V | ||
| Synchronous | ||
| 1.8000 V |
ECCN / UNSPSC / COO
| Description | Value |
|---|---|
| Country of Origin: | NO RECOVERY FEE |
| ECCN: | 3A991.B.2.B |
| HTSN: | 8542320041 |
| Schedule B: | 8542320040 |