CY7C1520KV18-250BZCT
SRAM Chip Sync Single 1.8V 72M-Bit 2M x 36 0.45ns 165-Pin FBGA T/R
The CY7C1520KV18 is 1.8V Synchronous Pipelined SRAM equipped with DDR-II architecture. The DDR-II consists of an SRAM core with advanced synchronous peripheral circuitry and a 1-bit burst counter. Addresses for read and write are latched on alternate rising edges of the input (K) clock. Write data is registered on the rising edges of both K and K. Read data is driven on the rising edges of C and C if provided, or on the rising edge of K and K if C/C are not provided. On CY7C1520KV18, the burst counter takes in the least significant bit of the external address and bursts two 36-bit words in the case of CY7C1520KV18 sequentially into or out of the device. Asynchronous inputs include an output impedance matching input (ZQ). Synchronous data outputs (Q, sharing the same physical pins as the data inputs D) are tightly matched to the two output echo clocks CQ/CQ, eliminating the need for separately capturing data from each individual DDR SRAM in the system design. Output data clocks (C/C) enable maximum system clocking and data synchronization flexibility. All synchronous inputs pass through input registers controlled by the K or K input clocks. All data outputs pass through output registers controlled by the C or C (or K or K in a single clock domain) input clocks. Writes are conducted with on-chip synchronous self-timed write circuitry.
- 72-Mbit Density (8M x 8, 8M x 9, 4M x 18, 2M x 36)
- 333 MHz Clock for High Bandwidth
- 2-word Burst for reducing Address Bus Frequency
- Double Data Rate (DDR) Interfaces (data transferred at 666 MHz) at 333 MHz
- Two Input Clocks (K and K) for precise DDR Timing
- SRAM uses rising edges only
- Two Input Clocks for Output Data (C and C) to minimize Clock Skew and Flight Time mismatches
- Echo Clocks (CQ and CQ) simplify Data Capture in High Speed Systems
- Synchronous Internally Self-timed Writes
- DDR-II operates with 1.5 Cycle Read Latency when DOFF is asserted HIGH
- Operates similar to DDR-I Device with 1 Cycle Read Latency when DOFF is asserted LOW
- 1.8V Core Power Supply with HSTL Inputs and Outputs
- Variable Drive HSTL Output Buffers
- Expanded HSTL Output Voltage (1.4V-VDD)
- Supports both 1.5V and 1.8V IO supply
- Available in 165-Ball FBGA Package (13 x 15
Technical Attributes
Find Similar Parts
| Description | Value | |
|---|---|---|
| 21 Bit | ||
| 250 MHz | ||
| 72 Mbit | ||
| Tin-Lead | ||
| 220 | ||
| 250 MHz | ||
| 530 mA | ||
| 0.45 ns | ||
| 72 Mbit | ||
| Surface Mount | ||
| MSL 3 - 168 hours | ||
| 165 | ||
| 36 Bit | ||
| 36 Bit | ||
| 1 | ||
| 2 MWords | ||
| 0 to 70 °C | ||
| 70 °C | ||
| 0 °C | ||
| 165FBGA | ||
| 165 | ||
| 15 x 13 x 0.89 mm | ||
| No | ||
| Commercial | ||
| FBGA | ||
| 1.8 V | ||
| 1.8000 V |
ECCN / UNSPSC / COO
| Description | Value |
|---|---|
| Country of Origin: | RECOVERY FEE |
| ECCN: | 3A991.B.2.B |
| HTSN: | 8542320041 |
| Schedule B: | 8542320040 |