CY7C1471BV33-133BZI
SRAM Chip Sync Single 3.3V 72M-Bit 2M x 36 6.5ns 165-Pin FBGA
The CY7C1471BV33 is 3.3V, 2M x 36/4M x 18/1M x 72 synchronous flow through burst SRAMs designed specifically to support unlimited true back-to-back read or write operations without the insertion of wait states. The CY7C1471BV33 is equipped with the advanced No Bus Latency (NoBL) logic. NoBL is required to enable consecutive read or write operations with data being transferred on every clock cycle. This feature dramatically improves the throughput of data through the SRAM, especially in systems that require frequent write-read transitions. All synchronous inputs pass through input registers controlled by the rising edge of the clock. The clock input is qualified by the Clock Enable (CEN) signal, which when deasserted suspends operation and extends the previous clock cycle. Maximum access delay from the clock rise is 6.5 ns (133 MHz device). Write operations are controlled by two or four Byte Write Select (BWX) and a Write Enable (WE) input. All writes are conducted with on-chip synchronous self timed write circuitry. Three synchronous Chip Enables (CE1, CE2, CE3) and an asynchronous Output Enable (OE) provide for easy bank selection and output tri-state control. To avoid bus contention, the output drivers are synchronously tri-stated during the data portion of a write sequence. For best practice recommendations, refer to the Cypress application note AN1064 “SRAM System Guidelines”.
- No Bus Latency™ (NoBL™) architecture eliminates dead cycles between write and read cycles
- Supports up to 133 MHz bus operations with zero wait states
- Data is transferred on every clock
- Pin compatible and functionally equivalent to ZBT™ devices
- Internally self timed output buffer control to eliminate the need to use OE
- Registered inputs for flow through operation
- Byte Write capability
- 3.3V/2.5V IO supply (VDDQ)
- Fast clock-to-output times
- 6.5 ns (for 133 MHz device)
- Clock Enable (CEN) pin to enable clock and suspend operation
- Synchronous self-timed writes
- Asynchronous Output Enable (OE)
- CY7C1471BV33 available in JEDEC-standard Pb-free 100-pin TQFP, Pb-free and non-Pb-free 165-Ball FBGA package.
- Three Chip Enables (CE1, CE2, CE3) for simple depth expansion
- Automatic power down feature available using ZZ mode or CE deselect
- IEEE 1149.1 JTAG
Technical Attributes
Find Similar Parts
| Description | Value | |
|---|---|---|
| 21 Bit | ||
| Flow-Through | ||
| 133 MHz | ||
| SDR | ||
| 72 Mbit | ||
| Tin-Lead|Tin-Lead-Silver | ||
| 235 | ||
| 133 MHz | ||
| 305 mA | ||
| 6.5 ns | ||
| 72 Mbit | ||
| Surface Mount | ||
| MSL 3 - 168 hours | ||
| 165 | ||
| 36 Bit | ||
| 36 Bit | ||
| 1 | ||
| 2 MWords | ||
| -40 to 85 °C | ||
| 85 °C | ||
| -40 °C | ||
| 165FBGA | ||
| 165 | ||
| 17 x 15 x 0.89 mm | ||
| No | ||
| Industrial | ||
| FBGA | ||
| 3.63 V | ||
| 3.135 V | ||
| 3.3 V | ||
| Synchronous | ||
| 3.3000 V |
ECCN / UNSPSC / COO
| Description | Value |
|---|---|
| Country of Origin: | RECOVERY FEE |
| ECCN: | 3A991.B.2.A |
| HTSN: | 8542320041 |
| Schedule B: | 8542320040 |