PDP SEO Portlet

CY7C1470BV33-167BZXC

SRAM Chip Sync Quad 3.3V 72M-Bit 2M x 36 3.4ns 165-Pin FBGA Tray

Manufacturer:Infineon
Product Category: Memory, SRAMs
Avnet Manufacturer Part #: CY7C1470BV33-167BZXC
Secondary Manufacturer Part#: CY7C1470BV33-167BZXC
  • Legend Information Icon RoHS 10 Compliant
  • Legend Information Icon Tariff Charges

The CY7C1470BV33 is 3.3V, 2M x 36/4M x 18/1M x 72 Synchronous pipelined burst SRAMs with No Bus Latency (NoBL) logic, respectively. They are designed to support unlimited true back-to-back read or write operations with no wait states. The CY7C1470BV33, is equipped with the advanced (NoBL) logic required to enable consecutive read or write operations with data being transferred on every clock cycle. This feature dramatically improves the throughput of data in systems that require frequent read or write transitions. The CY7C1470BV33 is pin compatible and functionally equivalent to ZBT devices. All synchronous inputs pass through input registers controlled by the rising edge of the clock. All data outputs pass through output registers controlled by the rising edge of the clock. The clock input is qualified by the Clock Enable (CEN) signal, which when deasserted suspends operation and extends the previous clock cycle. Write operations are controlled by the Byte Write Selects (BWa–BWd for CY7C1470BV33) and a Write Enable (WE) input. All writes are conducted with on-chip synchronous self-timed write circuitry. Three synchronous Chip Enables (CE1, CE2, CE3) and an asynchronous Output Enable (OE) provide for easy bank selection and output tri-state control. To avoid bus contention, the output drivers are synchronously tri-stated during the data portion of a write sequence.

  • Pin-compatible and functionally equivalent to ZBT™
  • Supports 250 MHz bus operations with zero wait states
    • Available speed grades are 250, 200, and 167 MHz
  • Internally self-timed output buffer control to eliminate the need to use asynchronous OE
  • Fully registered (inputs and outputs) for pipelined operation
  • Byte Write capability
  • Single 3.3V power supply
  • 3.3V/2.5V IO power supply
  • Fast clock-to-output time
    • 3.0 ns (for 250-MHz device)
  • Clock Enable (CEN) pin to suspend operation
  • Synchronous self-timed writes
  • CY7C1470BV33 available in JEDEC-standard Pb-free 100-pin TQFP, Pb-free and non-Pb-free 165-ball FBGA package.
  • IEEE 1149.1 JTAG Boundary Scan compatible
  • Burst Capability linear or interleaved burst order
  • “ZZ” Sleep Mode option and Stop Clock option

Technical Attributes

Find Similar Parts

Description Value
21 Bit
Pipelined
167 MHz
SDR
72 Mbit
Tin-Silver-Copper
260
167 MHz
450 mA
3.4 ns
72 Mbit
Surface Mount
MSL 3 - 168 hours
165
36 Bit
36 Bit
4
2 MWords
0 to 70 °C
70 °C
0 °C
165FBGA
165
17 x 15 x 0.89 mm
No
Commercial
FBGA
3.63 V
3.135 V
3.3 V
Synchronous
3.3000 V

ECCN / UNSPSC / COO

Description Value
Country of Origin: RECOVERY FEE
ECCN: 3A991.B.2.B
HTSN: 8542320041
Schedule B: 8542320040
In Stock :  0
Additional inventory
Factory Lead Time: 2 Weeks
Price for: Each
Quantity:
Min:7  Mult:1  
USD $:
7+
$113.22612
14+
$111.64032
28+
$110.05452
56+
$108.46872
112+
$106.88292