PDP SEO Portlet

CY7C1393KV18-300BZXC

SRAM Chip Sync Dual 1.8V 18M-Bit 1M x 18 0.45ns 165-Pin FBGA Tray

Manufacturer:Infineon
Product Category: Memory, SRAMs
Avnet Manufacturer Part #: CY7C1393KV18-300BZXC
Secondary Manufacturer Part#: CY7C1393KV18-300BZXC
  • Legend Information Icon RoHS 10 Compliant
  • Legend Information Icon Tariff Charges

The CY7C1392KV18 is a 1.8 V Synchronous Pipelined SRAMs, equipped with DDR II SIO (double data rate separate I/O) architecture. The DDR II SIO consists of two separate ports: the read port and the write port to access the memory array. The read port has data outputs to support read operations and the write port has data inputs to support write operations. The DDR II SIO has separate data inputs and data outputs to completely eliminate the need to ‘turnaround’ the data bus required with common I/O devices. Access to each port is accomplished through a common address bus. Addresses for read and write are latched on alternate rising edges of the input (K) clock. Write data is registered on the rising edges of both K and K. Read data is driven on the rising edges of C and C if provided, or on the rising edge of K and K if C/C are not provided. Each address location is associated with two 8-bit words in the case of CY7C1392KV18 and two 18-bit words in the case of CY7C1393KV18 that burst sequentially into or out of the device. Asynchronous inputs include an output impedance matching input (ZQ). Synchronous data outputs are tightly matched to the two output echo clocks CQ/CQ, eliminating the need to capture data separately from each individual DDR II SIO SRAM in the system design. Output data clocks (C/C) enable maximum system clocking and data synchronization flexibility. All synchronous inputs pass through input registers controlled by the K or K input clocks. All data outputs pass through output registers controlled by the C or C (or K or K in a single clock domain) input clocks. Writes are conducted with on-chip synchronous self-timed write circuitry.

  • 18-Mbit density (2 M × 8, 1 M × 18)
  • 333-MHz clock for high bandwidth
  • Two-word burst for reducing address bus frequency
  • Double data rate (DDR) interfaces (data transferred at 666 MHz) at 333 MHz
  • Two input clocks (K and K) for precise DDR timing
  • SRAM uses rising edges only
  • Two input clocks for output data (C and C) to minimize clock skew and flight time mismatches
  • Echo clocks (CQ and CQ) simplify data capture in high-speed systems
  • Synchronous internally self timed writes
  • DDR II operates with 1.5 cycle read latency when DOFF is asserted HIGH
  • Operates similar to DDR I device with one cycle read latency when DOFF is asserted LOW
  • 1.8 V core power supply with HSTL inputs and outputs
  • Variable drive HSTL output buffers
  • Expanded HSTL output voltage (1.4 V-VDD)
  • Supports both 1.5 V and 1.8 V I/O supply
  • Available in 165-ball FBGA package (13 × 15 × 1.4 mm)
  • Offe

Technical Attributes

Find Similar Parts

Description Value

ECCN / UNSPSC / COO

Description Value
Country of Origin: NO RECOVERY FEE
ECCN: 3A991.B.2.B
HTSN: 8542320041
Schedule B: 8542320040
In Stock :  0
Additional inventory
Factory Lead Time: 777 Weeks
Price for: Each
Quantity:
Min:680  Mult:680  
USD $: