PDP SEO Portlet

CY7C1381D-100BZXI

SRAM Chip Sync Quad 3.3V 18M-Bit 512K x 36 8.5ns 165-Pin FBGA Tray

Manufacturer:Infineon
Product Category: Memory, SRAMs
Avnet Manufacturer Part #: CY7C1381D-100BZXI
Secondary Manufacturer Part#: CY7C1381D-100BZXI
  • Legend Information Icon RoHS 10 Compliant
  • Legend Information Icon Tariff Charges

The CY7C1381D is a 3.3V, 512K x 36 and 1 Mbit x 18 Synchronous Flow-through SRAMs, respectively designed to interface with high-speed microprocessors with minimum glue logic. Maximum access delay from clock rise is 6.5 ns (133-MHz version). A 2-bit on-chip counter captures the first address in a burst and increments the address automatically for the rest of the burst access. All synchronous inputs are gated by registers controlled by a positive-edge-triggered Clock Input (CLK). The synchronous inputs include all addresses, all data inputs, address-pipelining Chip Enable (CE1 ), depth-expansion Chip Enables (CE2 and CE3 [2]), Burst Control inputs (ADSC, ADSP, and ADV), Write Enables (BWx, and BWE), and Global Write (GW). Asynchronous inputs include the Output Enable (OE) and the ZZ pin. The CY7C1381D allows either interleaved or linear burst sequences, selected by the MODE input pin. A HIGH selects an interleaved burst sequence, while a LOW selects a linear burst sequence. Burst accesses can be initiated with the Processor Address Strobe (ADSP) or the cache Controller Address Strobe (ADSC) inputs. Address advancement is controlled by the Address Advancement (ADV) input. Addresses and chip enables are registered at rising edge of clock when either Address Strobe Processor (ADSP) or Address Strobe Controller (ADSC) are active. Subsequent burst addresses can be internally generated as controlled by the Advance pin (ADV). The CY7C1381D operates from a +3.3V core power supply while all outputs may operate with either a +2.5 or +3.3V supply. All inputs and outputs are JEDEC-standard JESD8-5-compatible.

  • Supports 133-MHz bus operations
  • 512K × 36/1M × 18 common I/O
  • 3.3V -5% and +10% core power supply (VDD)
  • 2.5V or 3.3V I/O supply (VDDQ)
  • Fast clock-to-output time
    • 6.5 ns (133-MHz version)
    • 8.5 ns (100-MHz version)
  • Provide high-performance 2-1-1-1 access rate
  • User-selectable burst counter supporting Intel? Pentium? interleaved or linear burst sequences
  • Separate processor and controller address strobes
  • Synchronous self-timed write
  • Asynchronous output enable
  • Offered in JEDEC-standard lead-free 100-pin TQFP,119-ball BGA and 165-ball fBGA packages
  • JTAG boundary scan for BGA and fBGA packages
  • “ZZ” Sleep Mode option

Technical Attributes

Find Similar Parts

Description Value
19 Bit
Flow-Through
100 MHz
SDR
18 Mbit
Tin-Silver-Copper
260
100 MHz
175 mA
8.5 ns
18 Mbit
Surface Mount
MSL 3 - 168 hours
165
36 Bit
36 Bit
4
512 kWords
-40 to 85 °C
85 °C
-40 °C
165FBGA
165
15 x 13 x 0.89 mm
No
Industrial
Synchronous SRAM
FBGA
3.3 V
Synchronous
3.3000 V

ECCN / UNSPSC / COO

Description Value
Country of Origin: RECOVERY FEE
ECCN: 3A991.B.2.A
HTSN: 8542320041
Schedule B: 8542320040
In Stock :  0
Additional inventory
Factory Lead Time: 2 Weeks
Price for: Each
Quantity:
Min:22  Mult:1  
USD $:
22+
$33.17244
30+
$32.70784
50+
$32.24324
110+
$31.77864
220+
$31.31404