PDP SEO Portlet

CY7C1351G-100AXC

SRAM Chip Sync Quad 3.3V 4M-Bit 128K x 36 8ns 100-Pin TQFP

Manufacturer:Infineon
Product Category: Memory, SRAMs
Avnet Manufacturer Part #: CY7C1351G-100AXC
Secondary Manufacturer Part#: CY7C1351G-100AXC
  • Legend Information Icon RoHS 10 Compliant
  • Legend Information Icon Tariff Charges

The CY7C1351G is a 3.3 V, 128 K × 36 synchronous flow-through burst SRAM designed specifically to support unlimited true back-to-back read/write operations without the insertion of wait states. The CY7C1351G is equipped with the advanced No Bus Latency (NoBL) logic required to enable consecutive Read/Write operations with data being transferred on every clock cycle. This feature dramatically improves the throughput of data through the SRAM, especially in systems that require frequent write-read transitions. All synchronous inputs pass through input registers controlled by the rising edge of the clock. The clock input is qualified by the clock enable (CEN) signal, which when deasserted suspends operation and extends the previous clock cycle. Maximum access delay from the clock rise is 6.5 ns (133-MHz device). Write operations are controlled by the four byte write select (BW[A:D]) and a write enable (WE) input. All writes are conducted with on-chip synchronous self-timed write circuitry. Three synchronous chip enables (CE1, CE2, CE3) and an asynchronous output enable (OE) provide for easy bank selection and output tristate control. In order to avoid bus contention, the output drivers are synchronously tristated during the data portion of a write sequence.

  • Can support up to 133-MHz bus operations with zero wait states
  • Data is transferred on every clock
  • Pin compatible and functionally equivalent to ZBT™ devices
  • Internally self-timed output buffer control to eliminate the need to use OE
  • Registered inputs for flow-through operation
  • Byte write capability
  • 128 K × 36 common I/O architecture
  • 2.5 V/3.3 V I/O power supply (VDDQ)
  • Fast clock-to-output times
  • 6.5 ns (for 133-MHz device)
  • Clock enable (CEN) pin to suspend operation
  • Synchronous self-timed writes
  • Asynchronous output enable
  • Available in Pb-free 100-pin TQFP package
  • Burst capability - linear or interleaved burst order
  • Low standby power

Technical Attributes

Find Similar Parts

Description Value
17 Bit
Flow-Through
100 MHz
SDR
4 Mbit
Gold|Matte Tin
260
100 MHz
205 mA
8 ns
4 Mbit
Surface Mount
MSL 3 - 168 hours
100
36 Bit
36 Bit
4
128 kWords
0 to 70 °C
70 °C
0 °C
100TQFP
100
20 x 14 x 1.4 mm
No
Commercial
TQFP
3.63 V
3.135 V
3.3 V
Synchronous
3.3000 V

ECCN / UNSPSC / COO

Description Value
Country of Origin: RECOVERY FEE
ECCN: 3A991.B.2.B
HTSN: 8542320041
Schedule B: 8542320040
In Stock :  0
Additional inventory
Factory Lead Time: 2 Weeks
Price for: Each
Quantity:
Min:114  Mult:1  
USD $:
114+
$6.31176
228+
$6.22336
456+
$6.13496
912+
$6.04656
1824+
$5.95816