PDP SEO Portlet

CY7C1061G-10BVJXIT

SRAM Chip Async Single 5V 16M-Bit 1M x 16 10ns 48-Pin VFBGA T/R

Manufacturer:Infineon
Product Category: Memory, SRAMs
Avnet Manufacturer Part #: CY7C1061G-10BVJXIT
Secondary Manufacturer Part#: CY7C1061G-10BVJXIT
  • Legend Information Icon RoHS 10 Compliant
  • Legend Information Icon Tariff Charges

CY7C1061G is high-performance CMOS fast static RAM devices with embedded ECC. Both devices are offered in single and dual chip enable options and in multiple pin configurations. To access devices with a single chip enable input, assert the chip enable (CE\) input LOW. To access dual chip enable devices, assert both chip enable inputs - CE1\ as LOW and CE2 as HIGH. To perform data writes, assert the Write Enable (WE\) input LOW, and provide the data and address on the device data pins (I/O0 through I/O15) and address pins (A0 through A19) respectively. The Byte High Enable (BHE\) and Byte Low Enable (BLE\) inputs control byte writes, and write data on the corresponding I/O lines to the memory location specified. BHE\ controls I/O8 through I/O15 and BLE controls I/O0 through I/O7. To perform data reads, assert the Output Enable (OE\) input and provide the required address on the address lines. Read data is accessible on I/O lines (I/O0 through I/O15). You can perform byte accesses by asserting the required byte enable signal (BHE\ or BLE\) to read either the upper byte or the lower byte of data from the specified address location. All I/Os (I/O0 through I/O15) are placed in a high-impedance state when the device is deselected (CE\ HIGH for a single chip enable device and CE1 HIGH / CE2 LOW for a dual chip enable device), or control signals are de-asserted (OE\, BLE\, BHE\).

  • High speed: tAA = 10 ns/15 ns
  • Low active and standby currents
    • Icc = 90-mA typical at 100 MHz
    • Isb2 = 20-mA typical
  • Operating voltage range: 1.65 V to 2.2 V, 2.2 V to 3.6 V, and4.5 V to 5.5 V
  • 1.0-V data retention
  • Transistor-transistor logic (TTL) compatible inputs and outputs
  • Error indication (ERR) pin to indicate 1-bit error detection andcorrection
  • Available in Pb-free 48-pin TSOP I, 54-pin TSOP II, and 48-ball VFBGA packages

Technical Attributes

Find Similar Parts

Description Value

ECCN / UNSPSC / COO

Description Value
Country of Origin: NO RECOVERY FEE
ECCN: 3A991.B.2.B
HTSN: 8542320041
Schedule B: 8542320040
In Stock :  0
Additional inventory
Factory Lead Time: 182 Weeks
Price for: Each
Quantity:
Min:2000  Mult:2000  
USD $:
2000+
$29.33333