CY7C1041G30-10ZSXIT
SRAM Chip Async Single 3V 4M-Bit 256K x 16 44-Pin TSOP-II T/R
CY7C1041G is high-performance CMOS fast static RAM devices with embedded ECC. Both devices are offered in single and dual chip-enable options and in multiple pin configurations.Data writes are performed by asserting the Chip Enable (CE\) and Write Enable (WE\) inputs LOW, while providing the data on I/O0 through I/O15 and address on A0 through A17 pins. The Byte High Enable (BHE\) and Byte Low Enable (BLE\) inputs control write operations to the upper and lower bytes of the specified memory location. BHE\ controls I/O8 through I/O15 and BLE\ controls I/O0 through I/O7.Data reads are performed by asserting the Chip Enable (CE\) and Output Enable (OE\) inputs LOW and providing the required address on the address lines. Read data is accessible on the I/O lines (I/O0 through I/O15). Byte accesses can be performed by asserting the required byte enable signal (BHE or BLE) to read either the upper byte or the lower byte of data from the specified address location.All I/Os (I/O0 through I/O15) are placed in a high-impedance state during the following events, The device is deselected (CE\ HIGH), The control signals (OE\, BLE\, BHE\) are de-asserted.
- High speed: tAA = 10 ns / 15 ns
- Low active and standby currents
- Active current: Icc = 38-mA typical
- Standby current: Isb2 = 6-mA typical
- Operating voltage range: 1.65 V to 2.2 V, 2.2 V to 3.6 V, and4.5 V to 5.5 V
- 1.0-V data retention
- TTL-compatible inputs and outputs
- Pb-free 44-pin SOJ, 44-pin TSOP II, and 48-ball VFBGA packages
Technical Attributes
Find Similar Parts
| Description | Value | |
|---|---|---|
| TSOP-II | ||
| Surface Mount | ||
| 256K x 16bit | ||
| 4 Mbit | ||
| 44 | ||
| 85 °C | ||
| -40 °C | ||
| Asynchronous SRAM | ||
| 3.6 V | ||
| 2.2 V | ||
| 3 V |
ECCN / UNSPSC / COO
| Description | Value |
|---|---|
| Country of Origin: | RECOVERY FEE |
| ECCN: | 3A991.B.2.B |
| HTSN: | 8542320041 |
| Schedule B: | 8542320040 |