PDP SEO Portlet

CY7B9911V-5JXC

Zero Delay Programmable PLL Clock Buffer Single 15MHz to 110MHz 32-Pin PLCC

Manufacturer:Infineon
Product Category: Clock & Timing, Clock Buffers
Avnet Manufacturer Part #: CY7B9911V-5JXC
Secondary Manufacturer Part#: CY7B9911V-5JXC
  • Legend Information Icon RoHS 10 Compliant
  • Legend Information Icon Tariff Charges

The CY7B9911 3.3 V RoboClock+ High Speed Low Voltage Programmable Skew Clock Buffer (LVPSCB) offers user selectable control over system clock functions. These multiple output clock drivers provide the system integrator with functions necessary to optimize the timing of high performance computer systems. Each of the eight individual drivers, arranged in four pairs of user controllable outputs, can drive terminated transmission lines with impedances as low as 50 ?. They deliver minimal and specified output skews and full swing logic levels (LVTTL). Each output is hardwired to one of nine delay or function configurations. Delay increments of 0.7 to 1.5 ns are determined by the operating frequency with outputs that can skew up to ±6 time units from their nominal “zero” skew position. The completely integrated PLL allows external load and cancels the transmission line delay effects. When this “zero delay” capability of the LVPSCB is combined with the selectable output skew functions, you can create output-to-output delays of up to ±12 time units. Divide-by-two and divide-by-four output functions are provided for additional flexibility in designing complex clock systems. When combined with the internal PLL, these divide functions allow distribution of a low frequency clock that are multiplied by two or four at the clock destination. This facility minimizes clock distribution difficulty enabling maximum system clock speed and flexibility.

  • All output pair skew <100 ps typical (250 max)
  • 3.75 to 110 MHz output operation
  • User selectable output functions
    • Selectable skew to 18 ns
    • Inverted and non-inverted
    • Operation at 1/2 and 1/4 input frequency
    • Operation at 2x and 4x input frequency (input as low as 3.75 MHz)
  • Zero input-to-output delay
  • 50% duty cycle outputs
  • LVTTL outputs drive 50 O terminated lines
  • Operates from a single 3.3 V supply
  • Low operating current
  • 32-pin PLCC package
  • Jitter 100 ps (typical)

Technical Attributes

Find Similar Parts

Description Value
Zero Delay Programmable PLL Clock Buffer
70 °C
0 °C
3.63 V
2.97 V

ECCN / UNSPSC / COO

Description Value
Country of Origin: PROJECTED FEE
ECCN: EAR99
HTSN: 8542390090
Schedule B: 8542390060
In Stock :  0
Additional inventory
Factory Lead Time: 2 Weeks
Price for: Each
Quantity:
Min:14  Mult:1  
USD $:
14+
$51.29376
28+
$50.57536
56+
$49.85696
112+
$49.13856
224+
$48.42016