CY62148G30-45ZSXI
SRAM Chip Single 3V 4M-Bit 512K x 8 32-Pin TSOP-II Tray
CY62148G is a high-performance CMOS low-power (MoBL) SRAM device with embedded ECC. This device is offered multiple pin configurations. Device is accessed by asserting the chip enable (CE\) input LOW. Data writes are performed by asserting the Write Enable (WE\) input LOW, while providing the data on I/O0 through I/O7 and address on A0 through A18 pins. Data reads are performed by asserting the Output Enable (OE\) input and providing the required address on the address lines. Read data is accessible on the I/O lines (I/O0 through I/O7). All I/Os (I/O0 through I/O7) are placed in a HI-Z state when the device is deselected (CE\ HIGH or control signal OE\ is de-asserted).
- High speed: 45 ns/55 ns
- Ultra-low standby power
- Typical standby current: 3.5 µA
- Maximum standby current: 8.7 µA
- Embedded ECC for single-bit error correction
- Wide voltage range: 1.65 V to 2.2 V, 2.2 V to 3.6 V, 4.5 V to 5.5 V
- 1.0-V data retention
- TTL-compatible inputs and outputs
- Pb-free 32-pin SOIC and 32-pin TSOP II packages
Technical Attributes
Find Similar Parts
| Description | Value | |
|---|---|---|
| 4 Mbit | ||
| 85 °C | ||
| -40 °C | ||
| 3 V |
ECCN / UNSPSC / COO
| Description | Value |
|---|---|
| Country of Origin: | RECOVERY FEE |
| ECCN: | 3A991.B.2.A |
| HTSN: | 8542320041 |
| Schedule B: | 8542320040 |