PDP SEO Portlet

CY2DP1504ZXI

Clock Buffer, Fanout, 10 MHz to 1.5 GHz, 4 Outputs, 3.135 V to 3.465 V, 20 Pins, TSSOP

Manufacturer:Infineon
Product Category: Clock & Timing, Clock Buffers
Avnet Manufacturer Part #: CY2DP1504ZXI
Secondary Manufacturer Part#: CY2DP1504ZXI
  • Legend Information Icon RoHS 10 Compliant
  • Legend Information Icon Tariff Charges

The CY2DP1504 is an ultra-low noise, low-skew, low-propagation delay, 1:4 LVPECL fanout buffer targeted to meet the requirements of high-speed clock distribution applications. The CY2DP1504 can select between separate differential (LVPECL, LVDS, HCSL, or CML) input clock pairs using the IN_SEL pin. The synchronous clock enable function ensures glitch-free output transitions during enable and disable periods. The device has a fully differential internal architecture that is optimized to achieve low additive jitter and low skew at operating frequencies of up to 1.5 GHz.

  • Select one of two differential (LVPECL, LVDS, HCSL, or CML) input pairs to distribute to four LVPECL output pairs
  • Translates any single-ended input signal to 3.3 V LVPECL levels with resistor bias on INx# input
  • 30 ps maximum output-to-output skew
  • 480-ps maximum propagation delay
  • 0.15-ps maximum additive RMS phase jitter at 156.25 MHz (12-kHz to 20-MHz offset)
  • Up to 1.5-GHz operation
  • Synchronous clock enable function
  • 20-pin TSSOP
  • 2.5-V or 3.3-V operating voltage
  • Commercial and industrial operating temperature range

Technical Attributes

Find Similar Parts

Description Value
Fanout Buffer
TSSOP
1.5 GHz
10 MHz
CML, HCSL, LVDS, LVPECL
2
4
20
85 °C
-40 °C
LVPECL
CY2DP1504 Series
3.465 Vdc
3.135 Vdc

ECCN / UNSPSC / COO

Description Value
Country of Origin: PROJECTED FEE
ECCN: EAR99
HTSN: 8542390050
Schedule B: 8542390060
In Stock :  0
Additional inventory
Factory Lead Time: 2 Weeks
Price for: Each
Quantity:
Min:271  Mult:1  
USD $:
271+
$2.6418
280+
$2.6048
550+
$2.5678
1400+
$2.5308
2800+
$2.4938