PDP SEO Portlet

CY2308SXI-1

Clock Buffer, Zero Delay, 10 MHz to 133.3 MHz, 8 Outputs, 3 V to 3.6 V, 16 Pins, SOIC

Manufacturer:Infineon
Product Category: Clock & Timing, Clock Buffers
Avnet Manufacturer Part #: CY2308SXI-1
Secondary Manufacturer Part#: CY2308SXI-1
  • Legend Information Icon RoHS 10 Compliant
  • Legend Information Icon Tariff Charges

CY2308SXI-1 is a CY2308 3.3V zero delay buffer designed to distribute high speed clocks in PC, workstation, datacom, telecom, and other high performance applications. The part has an on-chip PLL that locks to an input clock presented on the REF pin. The PLL feedback is driven from external FBK pin, so user has flexibility to choose any one of the outputs as feedback input and connect it to FBK pin. The input-to-output skew is less than 250ps and output-to-output skew is less than 200ps. The input clock is directly applied to the output for chip and system testing purposes by the select inputs. It accepts the same input clock and distribute it in a system. In this case, the skew between the outputs of two devices is less than 700ps.

  • Output frequencies equal the reference if there is no counter in the feedback path
  • Zero input-output propagation delay, adjustable by capacitive load on FBK input
  • Multiple low skew outputs
  • Two banks of four outputs, three-stateable by two select inputs
  • 10MHz to 133MHz operating range
  • 75ps typical cycle-to-cycle jitter (15pF, 66MHz)
  • Industrial temperature range from –40°C to +85°C
  • 16-pin SOIC package

Technical Attributes

Find Similar Parts

Description Value
Zero Delay Buffer
133.3 MHz
10 MHz
LVCMOS, LVTTL
2
8
16
85 °C
-40 °C
LVCMOS
CY2308 Series
3.6 Vdc
3 Vdc

ECCN / UNSPSC / COO

Description Value
Country of Origin: RECOVERY FEE
ECCN: EAR99
HTSN: 8542390050
Schedule B: 8542390060
In Stock :  579.0
Ships in 1 bus. day
Additional inventory
Factory Lead Time: 777 Weeks
Price for: Each
Quantity:
Min:480  Mult:480  
USD $: