PDP SEO Portlet

GS881Z32CGT-250I

SRAM Chip Sync Single 2.5V/3.3V 8M-Bit 256K x 32 5.5ns/2.5ns 100-Pin TQFP Tray

Manufacturer:Gsi Technology
Product Category: Memory, SRAMs
Avnet Manufacturer Part #: GS881Z32CGT-250I
Secondary Manufacturer Part#: GS881Z32CGT-250I
  • Legend Information Icon RoHS 10 Compliant
  • Legend Information Icon Tariff Charges

The GS88132C is a 9,437,184-bit high performance synchronous SRAM with a 2-bit burst address counter. Although of a type originally developed for Level 2 Cache applications supporting high performance CPUs, the device now finds application in synchronous SRAM applications, ranging from DSP main store to networking chip set support.Controls: Addresses, data I/Os, chip enable (E1, E2), address burst control inputs (ADSP, ADSC, ADV) and write control inputs (Bx, BW, GW) are synchronous and are controlled by a positive-edge-triggered clock input (CK). Output enable (G) and power down control (ZZ) are asynchronous inputs. Burst cycles can be initiated with either ADSP or ADSC inputs. In Burst mode, subsequent burst addresses are generated internally and are controlled by ADV. The burst address counter may be configured to count in either linear or interleave order with the Linear Burst Order (LBO) input. The Burst function need not be used. New addresses can be loaded on every cycle with no degradation of chip performance.Flow Through/Pipeline Reads: The function of the Data Output register can be controlled by the user via the FT mode pin (Pin 14). Holding the FT mode pin low places the RAM in Flow Through mode, causing output data to bypass the Data Output Register. Holding FT high places the RAM in Pipeline mode, activating the rising-edge-triggered Data Output Register.SCD Pipelined Reads: The GS88132C is a SCD (Single Cycle Deselect) pipelined synchronous SRAM. DCD (Dual Cycle Deselect) versions are also available. SCD SRAMs pipeline deselect commands one stage less than read commands. SCD RAMs begin turning off their outputs immediately after the deselect command has been captured in the input registers.Byte Write and Global Write: Byte write operation is performed by using Byte Write enable (BW) input combined with one or more individual byte write signals (Bx). In addition, Global Write (GW) is available for writing all bytes at one time, regardless of the Byte W

  • IEEE 1149.1 JTAG-compatible Boundary Scan
  • 2.5 V or 3.3 V +10%/–10% core power supply
  • 2.5 V or 3.3 V I/O supply
  • LBO pin for Linear or Interleaved Burst mode
  • Internal input resistors on mode pins allow floating mode pins
  • Byte Write (BW) and/or Global Write (GW) operation
  • Internal self-timed write cycle
  • Automatic power-down for portable applications
  • JEDEC-standard 100-lead TQFP and 165-bump BGA packages
  • 4th Generation, Green TQFP

Technical Attributes

Find Similar Parts

Description Value
18 Bit
Flow-Through|Pipelined
250 MHz
SDR
8 Mbit
Matte Tin
260
175@Flow-Through|215@Pipelined mA
2.7, 3.6 V
5.5@Flow-Through|2.5@Pipelined ns
8 Mbit
2.3, 3 V
Surface Mount
MSL 3 - 168 hours
100
32 Bit
32 Bit
1
256 kWords
-40 to 85 °C
85 °C
-40 °C
100TQFP
100
20 x 14 x 1.4 mm
No
Industrial
Synchronous NBT SRAM
TQFP
2.7, 3.6 V
2.3, 3 V
2.5, 3.3 V
Synchronous
2.5, 3.3 V

ECCN / UNSPSC / COO

Description Value
Country of Origin: RECOVERY FEE
ECCN: 3A991.B.2.B
HTSN: 8542320041
Schedule B: 8542320040
In Stock :  0
Additional inventory
Factory Lead Time: 777 Weeks
Price for: Each
Quantity:
Min:72  Mult:72  
USD $:
72+
$9.3
144+
$9.1512
288+
$9.0024
432+
$8.8536
576+
$8.7048