GS8673ET36BGK-500I
SRAM Chip Sync Quad 1.35V 72M-Bit 2M x 36 0.4ns 260-Pin BGA Bulk
- RoHS 10 Compliant
- Tariff Charges
ECCRAMs are the Common I/O half of the / family of high performance ECCRAMs. Although very similar to GSI's second generation of networking SRAMs (the Sigma Quad-II/-II family), these third generation devices offer several new features that help enable significantly higher performance.
- For use with GSI SRAM Port IP
- 2Mb x 36 and 4Mb x 18 organizations available
- 725 MHz maximum operating frequency
- 725 MT/s peak transaction rate (in millions per second)
- 52 Gb/s peak data bandwidth (in x36 devices)
- Common I/O DDR Data Bus
- Non-multiplexed SDR Address Bus
- One operation - Read or Write - per clock cycle
- Burst of 2 Read and Write operations
- 3 cycle Read Latency
- On-chip ECC with virtually zero SER
- 1.35V core voltage
- 1.2V or 1.35V or 1.5V I/O interface (HSTL or SSTL)
- Configurable ODT (on-die termination)
- ZQ pin for programmable driver impedance
- ZT pin for programmable ODT impedance
- IEEE 1149.1 JTAG-compliant Boundary Scan
- 14 mm x 22 mm, 260 BGA
- K: 5/6 RoHS-compliant package
- GK: 6/6 RoHS-compliant package
- 64MB or 72MB product family
- Default to SCD x36 Interleaved Pipeline mode
Technical Attributes
Find Similar Parts
| Description | Value | |
|---|---|---|
| 20 Bit | ||
| Pipelined | ||
| 500 MHz | ||
| DDR | ||
| 72 Mbit | ||
| 500 MHz | ||
| 1870 mA | ||
| 0.4 ns | ||
| 72 Mbit | ||
| Surface Mount | ||
| 260 | ||
| 36 Bit | ||
| 36 Bit | ||
| 4 | ||
| 2 MWords | ||
| -40 to 85 °C | ||
| 85 °C | ||
| -40 °C | ||
| 260BGA | ||
| 260 | ||
| 14 x 22 x 1.5 mm | ||
| 0 | ||
| Industrial | ||
| SigmaDDR SRAM | ||
| BGA | ||
| 1.35 V | ||
| 1.3500 V |
ECCN / UNSPSC / COO
| Description | Value |
|---|---|
| Country of Origin: | RECOVERY FEE |
| ECCN: | 3A991.B.2.B |
| HTSN: | 8542320041 |
| Schedule B: | 8542320040 |