GS8662Q18BD-300M
SRAM Chip Sync 1.8V 72M-Bit 4M x 18 165-Pin FBGA
- RoHS 10 Compliant
- Tariff Charges
The GS8662Q18BD is a built in compliance with the Sigma Quad-II SRAM pinout standard for Separate I/O synchronous SRAMs. They are 75,497,472-bit (72Mb) SRAMs. The GS8662Q18BD Sigma Quad SRAMs are just one element in a family of low power, low voltage HSTL I/O SRAMs designed to operate at the speeds needed to implement economical high performance networking systems.
- Simultaneous Read and Write SigmaQuad™ Interface
- JEDEC-standard pinout and package
- Dual Double Data Rate interface
- Byte Write controls sampled at data-in time
- Burst of 2 Read and Write
- 1.8 V +100/–100 mV core power supply
- 1.5 V or 1.8 V HSTL Interface
- Pipelined read operation
- Fully coherent read and write pipelines
- ZQ pin for programmable output drive strength
- IEEE 1149.1 JTAG-compliant Boundary Scan
- Pin-compatible with present 144 Mb devices
- 165-bump, 13 mm x 15 mm, 1 mm bump pitch BGA package
- RoHS-compliant 165-bump BGA package available
Technical Attributes
Find Similar Parts
| Description | Value | |
|---|---|---|
| 22 Bit | ||
| Pipelined | ||
| 300 MHz | ||
| QDR | ||
| 72 Mbit | ||
| 300 MHz | ||
| 72 Mbit | ||
| Surface Mount | ||
| 165 | ||
| 18 Bit | ||
| 18 Bit | ||
| 4 MWords | ||
| 125 °C | ||
| -55 °C | ||
| 165FBGA | ||
| 165 | ||
| 15 x 13 x 0.94 mm | ||
| No | ||
| Military | ||
| FBGA | ||
| 1.9 V | ||
| 1.7 V | ||
| 1.8 V | ||
| Synchronous | ||
| 1.8000 V |
ECCN / UNSPSC / COO
| Description | Value |
|---|---|
| Country of Origin: | RECOVERY FEE |
| ECCN: | 3A991.B.2.B |
| HTSN: | 8542320041 |
| Schedule B: | 8542320040 |