PDP SEO Portlet

GS8644Z18GE-250I

SRAM Chip Sync Dual 2.5V/3.3V 72M-Bit 4M x 18 6.5ns/2.5ns 165-Pin FBGA Tray

Manufacturer:Gsi Technology
Product Category: Memory, SRAMs
Avnet Manufacturer Part #: GS8644Z18GE-250I
Secondary Manufacturer Part#: GS8644Z18GE-250I
  • Legend Information Icon RoHS 10 Compliant
  • Legend Information Icon Tariff Charges

The GS8644Z18GE is a 72Mbit Synchronous Static SRAM. GSI's NBT SRAMs, like ZBT, NoBL or other pipelined read/double late write or flow through read/ single late write SRAMs, allow utilization of all available bus bandwidth by eliminating the need to insert deselect cycles when the device is switched from read to write cycles.Because it is a synchronous device, address, data inputs, and read/write control inputs are captured on the rising edge of the input clock. Burst order control (LBO) must be tied to a power rail for proper operation. Asynchronous inputs include the Sleep mode enable (ZZ) and Output Enable. Output Enable can be used to override the synchronous control of the output drivers and turn the RAM's out put drivers off at any time. Write cycles are internally self-timed and initiated by the rising edge of the clock input. This feature eliminates complex off-chip write pulse generation required by asynchronous SRAMs and simplifies input signal timing.The GS8644Z18GE may be configured by the user to operate in Pipeline or Flow Through mode. Operating as a pipelined synchronous device, in addition to the rising-edge-triggered registers that capture input signals, the device incorporates a rising edge triggered output register. For read cycles, pipelined SRAM output data is temporarily stored by the edge-triggered output register during the access cycle and then released to the output drivers at the next rising edge of clock.The GS8644Z18GE is implemented with GSI's high performance CMOS technology and is available in a JEDEC-standard 165-bump BGA package.

  • NBT (No Bus Turn Around) functionality allows zero wait Read-Write-Read bus utilization; fully pin-compatible with both pipelined and flow through ™, NoBL™ and ZBT™ SRAMs
  • 1.8 V or 2.5 V core power supply and I/O supply
  • User-configurable Pipeline and Flow Through mode
  • ZQ mode pin for user-selectable high/low output drive
  • IEEE 1149.1 JTAG-compatible Boundary Scan
  • LBO pin for Linear or Interleave Burst mode
  • Pin-compatible with 2Mb, 4Mb, 9Mb, 18Mb, and 36Mb devices
  • Byte write operation (9-bit Bytes)
  • 3 chip enable signals for easy depth expansion
  • ZZ Pin for automatic power-down
  • JEDEC-standard 165-bump BGA package
  • RoHS-compliant 165-bump BGA package available
  • 64MB or 72MB product family
  • Green 15 mm x 17 mm, 165 FPBGA
  • Default to SCD x18 Interleaved Pipeline mode

Technical Attributes

Find Similar Parts

Description Value
22 Bit
Flow-Through|Pipelined
250 MHz
SDR
72 Mbit
Tin-Silver-Copper
260
275@Flow-Through|395@Pipelined mA
2.7, 3.6 V
6.5@Flow-Through|2.5@Pipelined ns
72 Mbit
2.3, 3 V
Surface Mount
MSL 3 - 168 hours
165
18 Bit
18 Bit
2
4 MWords
-40 to 85 °C
85 °C
-40 °C
165FBGA
165
17 x 15 x 1.04 mm
No
Industrial
FBGA
3.6, 3.6 V
3, 3 V
3.3, 3.3 V
Synchronous
2.5, 3.3 V

ECCN / UNSPSC / COO

Description Value
Country of Origin: RECOVERY FEE
ECCN: 3A991.B.2.B
HTSN: 8542320041
Schedule B: 8542320040
In Stock :  0
Additional inventory
Factory Lead Time: 168 Weeks
Price for: Each
Quantity:
Min:105  Mult:105  
USD $:
105+
$102.9336
210+
$98.9232
420+
$94.9128
630+
$90.9024
840+
$89.2314