PDP SEO Portlet

GS8640Z36GT-300I

SRAM Chip Sync Quad 2.5V/3.3V 72M-Bit 2M x 36 5.5ns/2.3ns 100-Pin TQFP Tray

Manufacturer:Gsi Technology
Product Category: Memory, SRAMs
Avnet Manufacturer Part #: GS8640Z36GT-300I
Secondary Manufacturer Part#: GS8640Z36GT-300I
  • Legend Information Icon RoHS 10 Compliant
  • Legend Information Icon Tariff Charges

The GS8640Z36T is a 72Mbit Synchronous Static SRAM. GSI's NBT SRAMs, like ZBT, NtRAM, NoBL or other pipelined read/double late write or flow through read/single late write SRAMs, allow utilization of all available bus bandwidth by eliminating the need to insert deselect cycles when the device is switched from read to write cycles. Because it is a synchronous device, address, data inputs, and read/ write control inputs are captured on the rising edge of the input clock. Burst order control (LBO) must be tied to a power rail for proper operation. Asynchronous inputs include the Sleep mode enable (ZZ) and Output Enable. Output Enable can be used to override the synchronous control of the output drivers and turn the RAM's output drivers off at any time. Write cycles are internally self-timed and initiated by the rising edge of the clock input. This feature eliminates complex off chip write pulse generation required by asynchronous SRAMs and simplifies input signal timing. The GS8640Z36T may be configured by the user to operate in Pipeline or Flow Through mode. Operating as a pipelined synchronous device, meaning that in addition to the rising edge triggered registers that capture input signals, the device incorporates a rising-edge-triggered output register. For read cycles, pipelined SRAM output data is temporarily stored by the edge triggered output register during the access cycle and then released to the output drivers at the next rising edge of clock. The GS8640Z36T is implemented with GSI's high performance CMOS technology and is available in a JEDECstandard 100-pin TQFP package.

  • NBT (No Bus Turn Around) functionality allows zero wait read-write-read bus utilization; Fully pin-compatible with both pipelined and flow through NtRAM™, NoBL™ and ZBT™ SRAMs
  • 2.5 V or 3.3 V +10%/–10% core power supply
  • 2.5 V or 3.3 V I/O supply
  • User-configurable Pipeline and Flow Through mode
  • LBO pin for Linear or Interleave Burst mode
  • Pin compatible with 4Mb, 9Mb, 18Mb and 36Mb devices
  • Byte write operation (9-bit Bytes)
  • 3 chip enable signals for easy depth expansion
  • ZZ Pin for automatic power-down
  • JEDEC-standard 100-lead TQFP package
  • RoHS-compliant 100-lead TQFP package available

Technical Attributes

Find Similar Parts

Description Value
21 Bit
Flow-Through|Pipelined
300 MHz
SDR
72 Mbit
Matte Tin
260
320@Flow-Through|440@Pipelined mA
2.7, 3.6 V
5.5@Flow-Through|2.3@Pipelined ns
72 Mbit
2.3, 3 V
Surface Mount
MSL 3 - 168 hours
100
36 Bit
36 Bit
4
2 MWords
-40 to 85 °C
85 °C
-40 °C
100TQFP
100
20 x 14 x 1.4 mm
No
Industrial
TQFP
3.6, 3.6 V
3, 3 V
3.3, 3.3 V
Synchronous
2.5, 3.3 V

ECCN / UNSPSC / COO

Description Value
Country of Origin: RECOVERY FEE
ECCN: 3A991.B.2.B
HTSN: 8542320041
Schedule B: 8542320040
In Stock :  0
Additional inventory
Factory Lead Time: 168 Weeks
Price for: Each
Quantity:
Min:72  Mult:72  
USD $:
72+
$161.09225
144+
$160.27865
288+
$159.46505
432+
$158.65145
576+
$157.83786