PDP SEO Portlet

GS842Z36CB-200M

SRAM Chip Sync Quad 2.5V/3.3V 4M-Bit 128K x 36 6.5ns 119-Pin F-BGA Bulk

Manufacturer:Gsi Technology
Product Category: Memory, SRAMs
Avnet Manufacturer Part #: GS842Z36CB-200M
Secondary Manufacturer Part#: GS842Z36CB-200M
  • Legend Information Icon RoHS 10 Compliant
  • Legend Information Icon Tariff Charges

The GS842Z36CB is a 4Mbit Synchronous Static SRAM. GSI's NBT SRAMs, like ZBT, NoBL or other pipelined read/double late write or flow through read/single late write SRAMs, allow utilization of all available bus bandwidth by eliminating the need to insert deselect cycles when the device is switched from read to write cycles.Because it is a synchronous device, address, data inputs, and read/ write control inputs are captured on the rising edge of the input clock. Burst order control (LBO) must be tied to a power rail for proper operation. Asynchronous inputs include the sleep mode enable (ZZ) and Output Enable. Output Enable can be used to override the synchronous control of the output drivers and turn the RAM's output drivers off at any time. Write cycles are internally self-timed and initiated by the rising edge of the clock input. This feature eliminates complex off chip write pulse generation required by asynchronous SRAMs and simplifies input signal timing.The GS842Z36CB may be configured by the user to operate in Pipeline or Flow Through mode. Operating as a pipelined synchronous device, in addition to the rising-edge-triggered registers that capture input signals, the device incorporates a rising-edge-triggered output register. For read cycles, pipelined SRAM output data is temporarily stored by the edge triggered output register during the access cycle and then released to the output drivers at the next rising edge of clock.The GS842Z36CB is implemented with GSI's high performance CMOS technology and is available in a JEDEC standard 119-bump BGA package.

  • 256K x 18 and 128K x 36 configurations
  • User configurable Pipeline and Flow Through mode
  • NBT (No Bus Turn Around) functionality allows zero wait read-write-read bus utilization
  • Fully pin compatible with both pipelined and flow through ™, NoBL™ and ZBT™ SRAMs
  • Pin-compatible with 2Mb, 9Mb, and 18Mb devices
  • 3.3 V +10%/–10% core power supply
  • 2.5 V or 3.3 V I/O supply
  • LBO pin for Linear or Interleave Burst mode
  • Byte write operation (9-bit Bytes)
  • 3 chip enable signals for easy depth expansion
  • Clock Control, registered address, data, and control
  • ZZ Pin for automatic power-down
  • JEDEC-standard 119-bump BGA package
  • RoHS-compliant package available

Technical Attributes

Find Similar Parts

Description Value
17 Bit
Flow-Through|Pipelined
200 MHz
SDR
4 Mbit
200 MHz
2.7, 3.6 V
6.5 ns
4 Mbit
2.3, 3 V
Surface Mount
119
36 Bit
36 Bit
4
128 kWords
-55 to 125 °C
125 °C
-55 °C
119F-BGA
119
14 x 22 x 1.16 mm
0
Military
Synchronous NBT SRAM
FBGA
2.7, 3.6 V
2.3, 3 V
2.5, 3.3 V
Synchronous
2.5, 3.3 V

ECCN / UNSPSC / COO

Description Value
Country of Origin: RECOVERY FEE
ECCN: 3A991.B.2.B
HTSN: 8542320041
Schedule B: 8542320040
In Stock :  0
Additional inventory
Factory Lead Time: 203 Weeks
Price for: Each
Quantity:
Min:84  Mult:84  
USD $:
84+
$37.422
168+
$35.964
336+
$34.506
504+
$33.048
672+
$32.4405