PDP SEO Portlet

GS8342T37BGD-300

SRAM Chip Sync Single 1.8V 36M-Bit 1M x 36 0.45ns 165-Pin FBGA

Manufacturer:Gsi Technology
Product Category: Memory, SRAMs
Avnet Manufacturer Part #: GS8342T37BGD-300
Secondary Manufacturer Part#: GS8342T37BGD-300
  • Legend Information Icon RoHS 10 Compliant
  • Legend Information Icon Tariff Charges

The GS8342T37BD is a built in compliance with theSigmaDDR-II+ SRAM pinout standard for Common I/Osynchronous SRAMs. They are 37,748,736 (36Mb) SRAMs. The GS8342T37BD SigmaDDR-II+ SRAMs are justone element in a family of low power, low voltage HSTL I/OSRAMs designed to operate at the speeds needed to implementeconomical high performance networking systems.

  • 2.0 Clock Latency
  • Simultaneous Read and Write SigmaDDR™ Interface
  • Common I/O bus
  • JEDEC-standard pinout and package
  • Double Data Rate interface
  • Byte Write controls sampled at data-in time
  • Burst of 2 Read and Write
  • On-Die Termination (ODT) on Data (D), Byte Write, and Clock (K) inputs
  • 1.8 V +100/–100 mV core power supply
  • 1.5 V or 1.8 V HSTL Interface
  • Pipelined read operation with self-timed Late Write
  • Fully coherent read and write pipelines
  • ZQ pin for programmable output drive strength
  • Data Valid pin (QVLD) Support
  • IEEE 1149.1 JTAG-compliant Boundary Scan
  • 165-bump, 13 mm x 15 mm, 1 mm bump pitch BGA package
  • RoHS-compliant 165-bump BGA package available

Technical Attributes

Find Similar Parts

Description Value
19 Bit
Pipelined
300 MHz
DDR
36 Mbit
300 MHz
570 mA
0.45 ns
36 Mbit
Surface Mount
165
36 Bit
36 Bit
1
1 MWords
0 to 85 °C
85 °C
0 °C
165FBGA
165
15 x 13 x 0.94 mm
No
Commercial
SigmaDDR SRAM
FBGA
1.8 V
Synchronous
1.8000 V

ECCN / UNSPSC / COO

Description Value
Country of Origin: RECOVERY FEE
ECCN: 3A991.B.2.B
HTSN: 8542320041
Schedule B: 8542320040
In Stock :  0
Additional inventory
Factory Lead Time: 168 Weeks
Price for: Each
Quantity:
Min:144  Mult:144  
USD $:
144+
$38.9763
288+
$38.77945
576+
$0
1152+
$38.38575
2304+
$38.1889