PDP SEO Portlet

GS8342QT19BGD-300

SRAM Chip Sync Dual 1.8V 36M-Bit 2M x 18 0.45ns 165-Pin FBGA

Manufacturer:Gsi Technology
Product Category: Memory, SRAMs
Avnet Manufacturer Part #: GS8342QT19BGD-300
Secondary Manufacturer Part#: GS8342QT19BGD-300
  • Legend Information Icon RoHS 10 Compliant
  • Legend Information Icon Tariff Charges

The GS8342QT19BD is a built in compliance with the Sigma Quad-II+ SRAM pin out standard for Separate I/O synchronous SRAMs. They are 37,748,736-bit (36Mb) SRAMs. The GS8342QT19BD Sigma Quad SRAMs are just one element in a family of low power, low voltage HSTL I/O SRAMs designed to operate at the speeds needed to implement economical high performance networking systems.Clocking and Addressing Schemes: The GS8342QT19BD Sigma Quad-II+ SRAMs are synchronous devices. They employ two input register clock inputs, K and K. K and K are independent single-ended clock inputs, not differential inputs to a single differential clock input buffer.Each internal read and write operation in a Sigma Quad-II+ B2 RAM is two times wider than the device I/O bus. An input data bus de-multiplexer is used to accumulate incoming data before it is simultaneously written to the memory array. An output data multiplexer is used to capture the data produced from a single memory array read and then route it to the appropriate output drivers as needed. Therefore the address field of a Sigma Quad-II+ B2 RAM is always one address pin less than the advertised index depth (e.g., the 4M x 8 has a 2M addressable index).

  • 2.0 Clock Latency
  • Simultaneous Read and Write Sigma Quad™ Interface
  • JEDEC-standard pinout and package
  • Dual Double Data Rate interface
  • Byte Write controls sampled at data-in time
  • Dual-Range On-Die Termination (ODT) on Data (D), Byte
  • Write (BW), and Clock (K, K) inputs
  • Burst of 2 Read and Write
  • 1.8 V +100/–100 mV core power supply
  • 1.5 V or 1.8 V HSTL Interface
  • Pipelined read operation
  • Fully coherent read and write pipelines
  • ZQ pin for programmable output drive strength
  • Data Valid Pin (QVLD) Support
  • IEEE 1149.1 JTAG-compliant Boundary Scan
  • 3rd Generation, Green, 165-bump, 13 mm x 15 mm, 1 mm bump pitch BGA package
  • RoHS-compliant 165-bump BGA package available

Technical Attributes

Find Similar Parts

Description Value
20 Bit
Pipelined
300 MHz
QDR
36 Mbit
300 MHz
775 mA
0.45 ns
36 Mbit
Surface Mount
MSL 3 - 168 hours
165
18 Bit
18 Bit
2
2 MWords
0 to 85 °C
85 °C
0 °C
165FBGA
165
15 x 13 x 0.94 mm
No
Commercial
SigmaQuad SRAM
FBGA
1.8 V
Synchronous
1.8000 V

ECCN / UNSPSC / COO

Description Value
Country of Origin: RECOVERY FEE
ECCN: 3A991.B.2.B
HTSN: 8542320041
Schedule B: 8542320040
In Stock :  0
Additional inventory
Factory Lead Time: 168 Weeks
Price for: Each
Quantity:
Min:144  Mult:144  
USD $:
144+
$48.1239
288+
$47.88085
576+
$47.6378
864+
$47.39475
1152+
$47.1517