PDP SEO Portlet

GS8322Z72GC-250

SRAM Chip Sync Octal 2.5V/3.3V 36M-Bit 512K x 72-Bit 6.5ns/3ns 209-Pin FBGA Tray

Manufacturer:Gsi Technology
Product Category: Memory, SRAMs
Avnet Manufacturer Part #: GS8322Z72GC-250
Secondary Manufacturer Part#: GS8322Z72GC-250
  • Legend Information Icon RoHS 10 Compliant
  • Legend Information Icon Tariff Charges

The GS8322Z72GC is a 36Mbit Synchronous Static SRAM. GSI's NBT SRAMs, like ZBT, NoBL or other pipelined read/double late write or flow through read/ single late write SRAMs, allow utilization of all available bus bandwidth by eliminating the need to insert deselect cycles when the device is switched from read to write cycles.Because it is a synchronous device, address, data inputs, and read/write control inputs are captured on the rising edge of the input clock. Burst order control (LBO) must be tied to a power rail for proper operation. Asynchronous inputs include the Sleep mode enable (ZZ) and Output Enable. Output Enable can be used to override the synchronous control of the output drivers and turn the RAM's output drivers off at any time. Write cycles are internally self-timed and initiated by the rising edge of the clock input. This feature eliminates complex off chip write pulse generation required by asynchronous SRAMs and simplifies input signal timing.The GS8322Z72GC may be configured by the user to operate in Pipeline or Flow Through mode. Operating as a pipelined synchronous device, in addition to the rising-edge triggered registers that capture input signals, the device incorporates a rising edge triggered output register. For read cycles, pipelined SRAM output data is temporarily stored by the edge-triggered output register during the access cycle and then released to the output drivers at the next rising edge of clock.The GS8322Z72GC is implemented with GSI's high performance CMOS technology and is available in a JEDEC standard 119-bump, 165-bump or 209-bump BGA package.

  • NBT (No Bus Turn Around) functionality allows zero wait Read-Write-Read bus utilization; fully pin-compatible with
  • both pipelined and flow through ™, NoBL™ and ZBT™ SRAMs
  • 2.5 V or 3.3 V +10%/–10% core power supply
  • 2.5 V or 3.3 V I/O supply
  • User-configurable Pipeline and Flow Through mode
  • ZQ mode pin for user-selectable high/low output drive
  • IEEE 1149.1 JTAG-compatible Boundary Scan
  • LBO pin for Linear or Interleave Burst mode
  • Pin-compatible with 2Mb, 4Mb, 8Mb, and 16Mb devices
  • Byte write operation (9-bit Bytes)
  • 3 chip enable signals for easy depth expansion
  • ZZ Pin for automatic power-down
  • JEDEC-standard 119-, 165- or 209-Bump BGA package
  • Pb-Free packages available

Technical Attributes

Find Similar Parts

Description Value
19 Bit
Flow-Through|Pipelined
250 MHz
SDR
36 Mbit
Tin-Silver-Copper
260
275@Flow-Through|380@Pipelined mA
2.7, 3.6 V
6.5@Flow-Through|3@Pipelined ns
36 Mbit
2.3, 3 V
Surface Mount
MSL 3 - 168 hours
209
72 Bit
72 Bit
8
512 kWords
0 to 70 °C
70 °C
0 °C
209FBGA
209
22 x 14 x 1.1 mm
No
Commercial
Synchronous NBT SRAM
FBGA
2.7, 3.6 V
2.3, 3 V
2.5, 3.3 V
Synchronous
2.5, 3.3 V

ECCN / UNSPSC / COO

Description Value
Country of Origin: RECOVERY FEE
ECCN: 3A991.B.2.B
HTSN: 8542320041
Schedule B: 8542320040
In Stock :  0
Additional inventory
Factory Lead Time: 168 Weeks
Price for: Each
Quantity:
Min:84  Mult:84  
USD $:
84+
$86.856
168+
$83.472
336+
$80.088
504+
$76.704
672+
$75.294