PDP SEO Portlet

GS8320Z18AGT-200I

SRAM Chip Sync Dual 2.5V/3.3V 36M-Bit 2M x 18 6.5ns 100-Pin TQFP Bulk

Manufacturer:Gsi Technology
Product Category: Memory, SRAMs
Avnet Manufacturer Part #: GS8320Z18AGT-200I
Secondary Manufacturer Part#: GS8320Z18AGT-200I
  • Legend Information Icon RoHS 10 Compliant
  • Legend Information Icon Tariff Charges

The GS8320Z18AGT-xxxV is a 36Mbit Synchronous Static SRAM. GSI's NBT SRAMs, like ZBT, NtRAM, NoBL or other pipelined read/double late write or flow through read/ single late write SRAMs, allow utilization of all available bus bandwidth by eliminating the need to insert deselect cycles when the device is switched from read to write cycles. Because it is a synchronous device, address, data inputs, and read/ write control inputs are captured on the rising edge of the input clock. Burst order control (LBO) must be tied to a power rail for proper operation. Asynchronous inputs include the Sleep mode enable (ZZ) and Output Enable. Output Enable can be used to override the synchronous control of the output drivers and turn the RAM's output drivers off at any time. Write cycles are internally self-timed and initiated by the rising edge of the clock input. This feature eliminates complex off chip write pulse generation required by asynchronous SRAMs and simplifies input signal timing. The GS8320Z18AGT-xxxV may be configured by the user to operate in Pipeline or Flow Through mode. Operating as a pipelined synchronous device, meaning that in addition to the rising edge triggered registers that capture input signals, the device incorporates a rising-edge-triggered output register. For read cycles, pipelined SRAM output data is temporarily stored by the edge triggered output register during the access cycle and then released to the output drivers at the next rising edge of clock. The GS8320Z18AGT-xxxV is implemented with GSI's high performance CMOS technology and is available in a JEDEC-standard 100-pin TQFP package.

  • NBT (No Bus Turn Around) functionality allows zero wait read-write-read bus utilization; Fully pin-compatible with both pipelined and flow through NtRAM™, NoBL™ and ZBT™ SRAMs
  • 1.8 V or 2.5 V core power supply
  • 1.8 V or 2.5 V I/O supply
  • User-configurable Pipeline and Flow Through mode
  • LBO pin for Linear or Interleave Burst mode
  • Pin compatible with 2Mb, 4Mb, 8Mb, and 16Mb devices
  • Byte write operation (9-bit Bytes)
  • 3 chip enable signals for easy depth expansion
  • ZZ Pin for automatic power-down
  • RoHS-compliant 100-lead TQFP package available

Technical Attributes

Find Similar Parts

Description Value
21 Bit
Flow-Through|Pipelined
200 MHz
SDR
36 Mbit
200 MHz
240 mA
2.7, 3.6 V
6.5 ns
36 Mbit
2.3, 3 V
Surface Mount
100
18 Bit
18 Bit
2
2 MWords
-40 to 85 °C
100 °C
-40 °C
100TQFP
100
14 x 20 x 1.4 mm
0
Industrial
TQFP
3.6, 3.6 V
3, 3 V
3.3, 3.3 V
Synchronous
2.5, 3.3 V

ECCN / UNSPSC / COO

Description Value
Country of Origin: RECOVERY FEE
ECCN: 3A991.B.2.B
HTSN: 8542320041
Schedule B: 8542320040
In Stock :  72.0
Ships in 1 bus. day
Additional inventory
Factory Lead Time: 168 Weeks
Price for: Each
Quantity:
Min:72  Mult:72  
USD $:
72+
$37.7784
144+
$35.13495
288+
$34.9566
432+
$34.77825
576+
$34.5999