GS8182T09BD-250I
SRAM Chip Sync Single 1.8V 18M-Bit 2M x 9-Bit 0.45ns 165-Pin FBGA Tray
- RoHS 10 Compliant
- Tariff Charges
The GS8182T09BD are built in compliance with the -II SRAM pin out standard for Common I/O synchronous SRAMs. They are 18,874,368-bit (18Mb) SRAMs. The GS8182T09BD -II SRAMs are just one element in a family of low power, low voltage HSTL I/O SRAMs designed to operate at the speeds needed to implement economical high performance networking systems.
- Simultaneous Read and Write -II™ Interface
- Common I/O bus
- JEDEC-standard pin out and package
- Double Data Rate interface
- Byte Write (x18) and Nibble Write (x8) function
- Burst of 2 Read and Write
- 1.8 V +100/–100 mV core power supply
- 1.5 V or 1.8 V HSTL Interface
- Pipelined read operation with self-timed Late Write
- Fully coherent read and write pipelines
- ZQ pin for programmable output drive strength
- IEEE 1149.1 JTAG-compliant Boundary Scan
- Pin-compatible with present 9Mb, 36Mb, and 72Mb and future 144Mb devices
- 13 mm x 15 mm, 165 FPBGA
- RoHS-compliant 165-bump BGA package available
- 1MB product Family
Technical Attributes
Find Similar Parts
| Description | Value | |
|---|---|---|
| 20 Bit | ||
| Pipelined | ||
| 250 MHz | ||
| DDR | ||
| 18 Mbit | ||
| Tin-Lead | ||
| 250 MHz | ||
| 360 mA | ||
| 0.45 ns | ||
| 18 Mbit | ||
| Surface Mount | ||
| 165 | ||
| 9 Bit | ||
| 9 Bit | ||
| 1 | ||
| 2 MWords | ||
| -40 to 85 °C | ||
| 85 °C | ||
| -40 °C | ||
| 165FBGA | ||
| 165 | ||
| 15 x 13 x 0.94 mm | ||
| No | ||
| Industrial | ||
| SigmaDDR SRAM | ||
| FBGA | ||
| 1.8 V | ||
| Synchronous | ||
| 1.8000 V |
ECCN / UNSPSC / COO
| Description | Value |
|---|---|
| Country of Origin: | RECOVERY FEE |
| ECCN: | 3A991.B.2.B |
| HTSN: | 8542320041 |
| Schedule B: | 8542320040 |