74AUP1G04FW4-7
Inverter 1-Element CMOS 6-Pin X2-DFN T/R
- RoHS 10 Compliant
- Tariff Charges
The Advanced Ultra Low Power (AUP) CMOS logic family is designed for low power and extended battery life in portable applications.The 74AUP1G04 is a single two-input positive NAND gate with a standard push-pull output designed for operation over a power supply range of 0.8V to 3.6V. The device is fully specified for partial power down applications using IOFF. The IOFF circuitry disables the output, preventing damaging current backflow when the device is powered down.
- Advanced Ultra Low Power (AUP) CMOS
- Supply Voltage Range from 0.8V to 3.6V
- ±4 mA Output Drive at 3.0V
- Low Static Power Consumption ICC < 0.9µA
- Low Dynamic Power Consumption CPD = 6pF (Typical at 3.6V)
- Schmitt Trigger Action at all inputs makes the circuit tolerant for slower input rise and fall time. The hysteresis is typically 250mV at VCC = 3.0V
- IOFF Supports Partial-Power-Down Mode Operation
- ESD Protection Exceeds JESD 22
- 2000-V Human Body Model (A114)
- Exceeds 1000-V Charged Device Model (C101)
- Latch-Up Exceeds 100mA per JESD 78, Class I
- Leadless Packages Named per JESD30E
- Totally Lead-Free & Fully RoHS Compliant
- Halogen and Antimony Free. “Green” Device
Technical Attributes
Find Similar Parts
| Description | Value | |
|---|---|---|
| AUP | ||
| Inverter | ||
| -4 mA | ||
| 4 mA | ||
| 3.6 V | ||
| 18@1.1V to 1.3V|12@1.4V to 1.6V|9@1.65V to 1.95V|6.5@2.3V to 2.7V|5.4@3V to 3.6V ns | ||
| 0.5 uA | ||
| 0.8 V | ||
| Surface Mount | ||
| MSL 1 - Unlimited | ||
| 1 | ||
| -40 to 125 °C | ||
| 6X2-DFN | ||
| 6 | ||
| 1 x 1 x 0.37 mm | ||
| No | ||
| X2-DFN |
ECCN / UNSPSC / COO
| Description | Value |
|---|---|
| Country of Origin: | RECOVERY FEE |
| ECCN: | EAR99 |
| HTSN: | 8542390090 |
| Schedule B: | 8542390060 |