PDP SEO Portlet

AS7C3513B-10JCN

SRAM Chip Async Single 3.3V 512K-Bit 32K x 16 10ns 44-Pin SOJ

Manufacturer:Alliance Memory
Product Category: Memory, SRAMs
Avnet Manufacturer Part #: AS7C3513B-10JCN
Secondary Manufacturer Part#: AS7C3513B-10JCN
  • Legend Information Icon RoHS 10 Compliant
  • Legend Information Icon Tariff Charges

The AS7C3513B is a high performance CMOS 524,288-bit Static Random Access Memory (SRAM) device organized as 32,768 words × 16 bits. It is designed for memory applications where fast data access, low power, and simple interfacing are desired.Equal address access and cycle times (tAA, tRC, tWC) of 10/12/15/20 ns with output enable access times (tOE) of 5, 6, 7, 8 ns are ideal for high performance applications. The chip enable input CE permits easy memory expansion with multiple-bank memory systems. When CE is high, the device enters standby mode. If inputs are still toggling, the device consumes ISB power. If the bus is static, then the full standby power is reached (ISB1). The AS7C3513B is guaranteed not to exceed 18mW power consumption under nominal full standby conditions.A write cycle is accomplished by asserting write enable (WE), (UB) and/or (LB), and chip enable (CE). Data on the input pins I/O0 - I/O7, and/or I/O8 – I/O15, is written on the rising edge of WE (write cycle 1) or CE (write cycle 2). To avoid bus contention, external devices should drive I/O pins only after outputs have been disabled with output enable (OE) or write enable (WE). A read cycle is accomplished by asserting output enable (OE), (UB) and (LB), and chip enable (CE), with write enable (WE) high. The chips drive I/O pins with the data word referenced by the input address. When either chip enable or output enable is inactive, or write enable is active, or (UB) and (LB), output drivers stay in high-impedance mode.The devices provide multiple center power and ground pins, and separate byte enable controls, allowing individual bytes to be written and read. LB controls the lower bits, I/O0 – I/O7, and UB controls the higher bits, I/O8 – I/O15.All chip inputs and outputs are TTL-compatible. The AS7C3513B is packaged in common industry standard packages.

  • Industrial and commercial temperature
  • Organization: 32,768 words × 16 bits
  • Center power and ground pins
  • High speed
  • 10/12/15/20 ns address access time
  • 5, 6, 7, 8 ns output enable access time
  • Low power consumption: ACTIVE
  • 288 mW / max @ 10 ns
  • Low power consumption: STANDBY
  • 18 mW / max CMOS
  • 6T 0.18m CMOS Technology
  • Easy memory expansion with CE, OE inputs
  • TTL-compatible, three-state I/O
  • 44-pin JEDEC standard package
  • 400 mil SOJ
  • 400 mil TSOP 2
  • ESD protection > 2000 volts
  • Latch-up current > 200 mA

Technical Attributes

Find Similar Parts

Description Value
15 Bit
512 Kb
80 mA
10 ns
512 Kb
Surface Mount
44
16 Bit
16 Bit
1
32 kWords
0 to 70 °C
70 °C
0 °C
44SOJ
44
28.7 x 10.29 x 2.92 mm
No
Commercial
CMOS SRAM
SOJ
3.3 V
Asynchronous
3.3000 V

ECCN / UNSPSC / COO

Description Value
Country of Origin: RECOVERY FEE
ECCN: EAR99
HTSN: 8542320041
Schedule B: 8542320040
In Stock :  0
Additional inventory
Factory Lead Time: 56 Weeks
Price for: Each
Quantity:
Min:160  Mult:16  
USD $:
160+
$4.5472
5008+
$4.4655
10016+
$0
20032+
$4.4197
40064+
$4.3968