PDP SEO Portlet

AS7C256A-20JIN

SRAM Chip Async Single 5V 256K-Bit 32K x 8 20ns 28-Pin SOJ

Manufacturer:Alliance Memory
Product Category: Memory, SRAMs
Avnet Manufacturer Part #: AS7C256A-20JIN
Secondary Manufacturer Part#: AS7C256A-20JIN
  • Legend Information Icon RoHS 10 Compliant
  • Legend Information Icon Tariff Charges

The AS7C256A is a 5.0V high-performance CMOS 262,144-bit Static Random-Access Memory (SRAM) device organized as 32,768 words × 8 bits. It is designed for memory applications requiring fast data access at low voltage, including PentiumTM, PowerPCTM, and portable computing. Alliance’s advanced circuit design and process techniques permit 5.0V operation without sacrificing performance or operating margins.The device enters standby mode when CE is high. CMOS standby mode consumes =11 mW. Normal operation offers 75% power reduction after initial access, resulting in significant power savings during CPU idle, suspend, and stretch mode. Equal address access and cycle times (tAA, tRC, tWC) of 10/12/15/20 ns with output enable access times (tOE) of 5, 6, 7, 8 ns are ideal for high-performance applications. The chip enable (CE) input permits easy memory expansion with multiple-bank memory organizations.A write cycle is accomplished by asserting chip enable (CE) and write enable (WE) LOW. Data on the input pins I/O0-I/O7 is written on the rising edge of WE (write cycle 1) or CE (write cycle 2). To avoid bus contention, external devices should drive I/O pins only after outputs have been disabled with output enable (OE) or write enable (WE). A read cycle is accomplished by asserting chip enable (CE) and output enable (OE) LOW, with write enable (WE) high. The chip drives I/O pins with the data word referenced by the input address. When chip enable or output enable is high, or write enable is low, output drivers stay in high-impedance mode.All chip inputs and outputs are TTL-compatible. Operation is from a single 5.0 ±0.5V supply. The AS7C256A is packaged in high volume industry standard packages.

  • Industrial and commercial temperature options
  • Organization: 32,768 words × 8 bits
  • High speed
    • 10/12/15/20 ns address access time
    • 5, 6, 7, 8 ns output enable access time
  • Very low power consumption: ACTIVE
    • 412.5 mW max @ 10 ns
  • Very low power consumption: STANDBY
    • 11 mW max CMOS I/O
  • Easy memory expansion with CE and OE inputs
  • TTL-compatible, three-state I/O
  • 28-pin JEDEC standard packages
    • 300 mil SOJ
    • 8 × 13.4 mm TSOP 1
  • ESD protection = 2000 volts
  • Latch-up current = 200 mA
  • 2.0V Data retention

Technical Attributes

Find Similar Parts

Description Value
15 Bit
256 Kb
60 mA
20 ns
256 Kb
Surface Mount
28
8 Bit
8 Bit
1
32 kWords
-40 to 85 °C
85 °C
-40 °C
28SOJ
28
18.54 x 7.75 x 2.67 mm
No
Industrial
SOJ
5.5 V
4.5 V
5 V
Asynchronous
5.0000 V

ECCN / UNSPSC / COO

Description Value
Country of Origin: RECOVERY FEE
ECCN: EAR99
HTSN: 8542320041
Schedule B: 8542320040
In Stock :  18.0
Ships in 1 bus. day
Additional inventory
Factory Lead Time: 56 Weeks
Price for: Each
Quantity:
Min:250  Mult:25  
USD $:
250+
$2.6264
5000+
$2.5545
10000+
$2.5414
20000+
$2.5283
40000+
$2.5152