PDP SEO Portlet

AS4C32M16D2A-25BCNTR

DRAM Chip DDR2 SDRAM 512M-Bit 32M x 16 1.8V 84-Pin FBGA T/R

Manufacturer:Alliance Memory
Product Category: Memory, DRAMs
Avnet Manufacturer Part #: AS4C32M16D2A-25BCNTR
Secondary Manufacturer Part#: AS4C32M16D2A-25BCNTR
  • Legend Information Icon RoHS 10 Compliant
  • Legend Information Icon Tariff Charges

The AS4C32M16D2A-25BCN is a high-speed CMOS Double-Data-Rate-Two (DDR2), synchronous dynamic random-access memory (SDRAM) containing 512 Mbits in a 16-bit wide data I/Os. It is internally configured as a quad bank DRAM, 4 banks x 8Mb addresses x 16 I/Os The device is designed to comply with DDR2 DRAM key features such as posted CAS# with additive latency, Write latency = Read latency -1, Off-Chip Driver (OCD) impedance adjustment, and On Die Termination(ODT).All of the control and address inputs are synchronized with a pair of externally supplied differential clocks. Inputs are latched at the cross point of differential clocks (CK rising and CK# falling) All I/Os are synchronized with a pair of bidirectional strobes (DQS and DQS#) in a source synchronous fashion. The address bus is used to convey row, column, and bank address information in RAS # , CAS# multiplexing style. Accesses begin with the registration of a Bank Activate command, and then it is followed by a Read or Write command. Read and write accesses to the DDR2 SDRAM are 4 or 8-bit burst oriented; accesses start at a selected location and continue for a programmed number of locations in a programmed sequence. Operating the four memory banks in an interleaved fashion allows random access operation to occur at a higher rate than is possible with standard DRAMs. An auto precharge function may be enabled to provide a self-timed row precharge that is initiated at the end of the burst sequence. A sequential and gapless data rate is possible depending on burst length, CAS latency, and speed grade of the device.

  • JEDEC Standard Compliant
  • JEDEC standard 1.8V I/O (SSTL_18-compatible)
  • Power supplies: VDD & VDDQ = +1.8V ± 0.1V
  • Operating temperature: TC = 0~95?
  • Supports JEDEC clock jitter specification
  • Fully synchronous operation
  • Fast clock rate: 333/400/533MHz
  • Differential Clock, CK & CK#
  • Bidirectional single/differential data strobe
    • DQS & DQS#
  • 4 internal banks for concurrent operation
  • 4-bit prefetch architecture
  • Internal pipeline architecture
  • Precharge & active power down
  • Programmable Mode & Extended Mode registers
  • Posted CAS# additive latency (AL): 0, 1, 2, 3, 4, 5, 6
  • WRITE latency = READ latency - 1 tCK
  • Burst lengths: 4 or 8
  • Burst type: Sequential / Interleave
  • DLL enable/disable
  • Off-Chip Driver (OCD)
    • Impedance Adjustment
    • Adjustable data-output drive strength
  • On-die termination (ODT)

Technical Attributes

Find Similar Parts

Description Value
13 Bit
400 MHz
16 Bit
512 Mbit
DDR2 SDRAM
Tin-Silver-Copper
400 MHz
100 mA
0.4 ns
512 Mbit
Surface Mount
84
4
16 Bit
16 Bit
1.8000 V
0 to 95 °C
95 °C
0 °C
32M x 16
84FBGA
84
8 x 12.5 x 0.8 mm
Commercial
FBGA
1.8 V
DDR2 SDRAM

ECCN / UNSPSC / COO

Description Value
Country of Origin: RECOVERY FEE
ECCN: EAR99
HTSN: 8542320028
Schedule B: 8542320040
In Stock :  0
Additional inventory
Factory Lead Time: 372 Weeks
Price for: Each
Quantity:
Min:2500  Mult:2500  
USD $: