MC100EP14DTR2G | onsemi 时钟缓冲器 | Avnet Asia Pacific

闲置警告对话框

由于闲置,您的会话即将超时。请单击“确定”以将您的时间额外延长 30 分钟。

MC100EP14DTR2G

Clock Buffer, Driver, Fanout, 2 GHz, 5 Outputs, 3 V to 5.5 V, 20 Pins, TSSOP

MC100EP14DTR2G | 时钟缓冲器 | onsemi
onsemi
制造商: onsemi
安富利制造商模型#: MC100EP14DTR2G
RoHS 10 Compliant

The MC100EP14 is a low skew 1-to-5differential driver, designed with clock distribution in mind, accepting two clock sources into an inputmultiplexer. The ECL/PECL input signals can be either differential or single-ended (if the V output is used). HSTL inputs can be used when the LVEP14 is operating under PECL conditions.The EP14 specifically guarantees low output-to-output skew. Optimal design, layout, and processing minimize skew within a device and from device to device.To ensure that the tight skew specification is realized, both sides of any differential output need to be terminated even if only one output is being used. If an output pair is unused, both outputs may be left open (unterminated) without affecting skew.The common enable (ENbar) is synchronous, outputs are enabled/disabled in the LOW state. This avoids a runt clock pulse when the device is enabled/disabled as can happen with an asynchronous control. The internal flip flop is locked on the falling edge of the input clock, therefore all associated specification limits are referenced to the negative edge of the clock input.The VBB pin, an internally generated voltage supply, is available to this device only. For single-ended input conditions, the unused differential input is connected to VBB as a switching reference voltage. VBB may also rebias AC coupled inputs. When used, decouple VBB and VCC via a 0.01 uF capacitor and limit current sourcing or sinking to 0.5 mA. When not used, VBB should be left open.

技术参数

  • 400 ps Typical Propagation Delay
  • 100 ps Device-to-Device Skew
  • 25 ps Within Device Skew
  • Maximum Frequency > 2 GHz Typical
  • The 100 Series Contains Temperature Compensation
  • PECL and HSTL Mode: VCC = 3.0 V to 5.5 V with VEE = 0 V
  • NECL Mode: VCC = 0 V with VEE = -3.0 V to -5.5 V
  • Open Input Default State

技术特性

查找类似的料号
描述
最大输入频率 2 GHz
集成电路外壳/封装 TSSOP
引脚数 20
最高工作温度 85 °C
最低工作温度 -40 °C
输出个数 5
输入数量 2
输入类型 ECL, HSTL, PECL
Clock Buffer Type Clock Driver, Fanout Buffer
输入类型 ECL, PECL
最小电源电压 3 Vdc
最大电源电压 5.5 Vdc
产品范围 MC100EP14 Series

ECCN / UNSPSC

描述
ECCN: EAR99
计划交货期 B: PARTS...
HTSN: PARTS...
全部清除 比较 (0/10)