74HC40103PW,118 | Nexperia 计数器 | Avnet Asia Pacific

闲置警告对话框

由于闲置,您的会话即将超时。请单击“确定”以将您的时间额外延长 30 分钟。

74HC40103PW,118

Counter, Binary, Synchronous, Down, 74HC, 35 MHz, Max Count 255, 2 V to 6 V, 16 Pins, TSSOP

74HC40103PW,118 | 计数器 | Nexperia
Nexperia
制造商: Nexperia
产品分类: 逻辑集成电路, 计数器
安富利制造商模型#: 74HC40103PW,118
RoHS 6 Compliant

The 74HC40103 is a high-speed Si-gate CMOS device and are pin compatible with the 40103 of the 4000B series. The 74HC40103 is specified in compliance with JEDEC standard no. 7A. The 74HC40103 consists of an 8-bit synchronous down counter with a single output which is active when the internal count is zero. The 74HC40103 contains a single 8-bit binary counter and has control inputs for enabling or disabling the clock (CP), for clearing the counter to its maximum count and for presetting the counter either synchronously or asynchronously. All control inputs and the terminal count output (TC) are active-LOW logic. In normal operation, the counter is decremented by one count on each positive-going transition of the clock (CP). Counting is inhibited when the terminal enable input (TE) is HIGH. The terminal count output (TC) goes LOW when the count reaches zero if TE is LOW, and remains LOW for one full clock period. When the synchronous preset enable input (PE) is LOW, data at the jam input (P0 to P7) is clocked into the counter on the next positive-going clock transition regardless of the state of TE. When the asynchronous preset enable input (PL) is LOW, data at the jam input (P0 to P7) is asynchronously forced into the counter regardless of the state of PE, TE, or CP. The jam inputs (P0 to P7) represent a single 8-bit binary word. When the master reset input (MR) is LOW, the counter is asynchronously cleared to its maximum count (decimal 255) regardless of the state of any other input. If all control inputs except TE are HIGH at the time of zero count, the counters will jump to the maximum count, giving a counting sequence of 256 clock pulses long. The 74HC40103 may be cascaded using the TE input and the TC output, in either a synchronous or ripple mode.

技术参数

  • Cascadable
  • Synchronous or asynchronous preset
  • Low-power dissipation
  • Complies with JEDEC standard no. 7A
  • ESD protection:
    • HBM EIA/JESD22-A114-B exceeds 2000 V
    • MM EIA/JESD22-A115-A exceeds 200 V.
  • Multiple package options
  • Specified from -40 °C to +80 °C and from -40 °C to +125 °C

技术特性

查找类似的料号
描述
最高工作温度 125 °C
集成电路外壳/封装 TSSOP
最小工作电源电压 2 V
最低工作温度 -40 °C
最大工作电源电压 6 V
最小电源电压 2 V
最大电源电压 6 V
元素数量 One
传播时延 300 ns
时钟频率 35 MHz
逻辑 IC 系列 74HC
计数最大值 255
逻辑 IC 基数 7440103
计数器类型 Binary, Synchronous, Down
逻辑系列/基数 74HC40103
引脚数 16

ECCN / UNSPSC

描述
ECCN: EAR99
计划交货期 B: 8542390000
HTSN: 8542390001
全部清除 比较 (0/10)