IS61LF204836B-7.5TQLI | ISSI SRAM | Avnet Asia Pacific

闲置警告对话框

由于闲置,您的会话即将超时。请单击“确定”以将您的时间额外延长 30 分钟。

IS61LF204836B-7.5TQLI

SRAM Chip Sync Quad 3.3V 72M-Bit 2M x 36 7.5ns 100-Pin TQFP

IS61LF204836B-7.5TQLI | SRAM | ISSI
ISSI
制造商: ISSI
产品分类: 内存, SRAM
安富利制造商模型#: IS61LF204836B-7.5TQLI
RoHS 6 Compliant

The 72Mb product family features high-speed, low-power synchronous static RAMs designed to provide burstable, high-performance memory for communication and networking applications. The IS61LF204836B is organized as 2,096,952 words by 36 bits. Fabricated advanced CMOS technology, the device integrates a 2-bit burst counter, high-speed SRAM core, and high drive capability outputs into a single monolithic circuit. All synchronous inputs pass through registers controlled by a positive-edge-triggered single clock input. Write cycles are internally self-timed and are initiated by the rising edge of the clock input. Write cycles can be one to four bytes wide as controlled by the write control inputs. Separate byte enables allow individual bytes to be written. Byte write operation is performed by using byte write enable (BWE\) input combined with one or more individual byte write signals (BWx\). In addition, Global Write (GW\) is available for writing all bytes at one time, regardless of the byte write controls. Bursts can be initiated with either ADSP\ (Address Status Processor) or ADSC\ \(Address Status Cache Controller) input pins. Subsequent burst addresses can be generated internally and controlled by the ADV\ (burst address advance) input pin. The mode pin is used to select the burst sequence order, Linear burst is achieved when this pin is tied LOW. Interleave burst is achieved when this pin is tied HIGH or left floating.

技术参数

  • Internal self-timed write cycle
  • Individual Byte Write Control and Global Write
  • Clock controlled, registered address, data and control
  • Burst sequence control using MODE input
  • Three chip enable option for simple depth expansion and address pipelining
  • Common data inputs and data outputs
  • Auto Power-down during deselect
  • Single cycle deselect
  • Snooze MODE for reduced-power standby
  • JTAG Boundary Scan for PBGA package
  • Power Supply:Vdd 3.3V (+ 5%), Vddq 3.3V/2.5V (+ 5%)
  • JEDEC 100-Pin TQFP, 119-pin PBGA, and 165- pin PBGA packages
  • Lead-free available.

技术特性

查找类似的料号
描述
最大电源电压 3.465 V
最小电源电压 3.135 V
SRAM类型 SDR
最低工作温度 -40 °C
额定电源电压 3.3 V
最高工作温度 85 °C
集成电路外壳/封装 TQFP
集成电路安装 Surface Mount
引脚数 100
时钟频率最大值 117 MHz
存储密度 72 Mbit

ECCN / UNSPSC

描述
ECCN: 3A991.b.2.a
计划交货期 B: PARTS...
HTSN: PARTS...
全部清除 比较 (0/10)