IS45S16400J-7BLA2 | ISSI DRAM | Avnet Asia Pacific

闲置警告对话框

由于闲置,您的会话即将超时。请单击“确定”以将您的时间额外延长 30 分钟。

IS45S16400J-7BLA2

DRAM Chip SDRAM 64M-Bit 4Mx16 3.3V 54-Pin TFBGA

ISSI
制造商: ISSI
产品分类: 内存, DRAM
安富利制造商模型#: IS45S16400J-7BLA2
RoHS 10 Compliant
NCNR
Obsolete

The 64MbSynchronousDRAMisorganizedas1,048,576 bits x 16-bit x 4-bank for improved performance. The synchronous DRAMs achieve high-speed data transfer using pipeline architecture. All inputs and outputs signals refer to the rising edge of the clock input. The 64Mb SDRAM is a high speed CMOS, dynamic random-access memory designed to operate in 3.3V memory systems containing 67,108,864 bits. Internally configured as a quad-bank DRAM with a synchronous interface. Each 16,777,216-bit bank is organized as 4,096 rows by 256 columns by 16 bits. The 64Mb SDRAM includes an AUTO REFRESH MODE, and a power-saving, power-down mode. All signals are registered on the positive edge of the clock signal, CLK. All inputs and outputs are LVTTL compatible. The 64Mb SDRAM has the ability to synchronously burst data at a high data rate with automatic column-address generation, the ability to interleave between internal banks to hide precharge time and the capability to randomly change column addresses on each clock cycle during burst access. A self-timed row precharge initiated at the end of the burst sequence is available with the AUTOPRECHARGE function enabled. Precharge one bank while accessing one of the other three banks will hide the precharge cycles and provide seamless, high-speed, random-access operation. SDRAM read and write accesses are burst oriented starting at a selected location and continuing for a programmed number of locations in a programmed sequence. The registration of an ACTIVE command begins accesses, followed by a READ or WRITE command. The ACTIVE command in conjunction with address bits registered are used to select the bank and row to be accessed (BA0, BA1 select the bank; A0-A11 select the row). The READ or WRITE commands in conjunction with address bits registered are used to select the starting column location for the burst access. Programmable READ or WRITE burst lengths consist of 1, 2, 4 and 8 locations, or full page, with a burst terminate option.

技术参数

  • Clock frequency: 200, 166, 143, 133 MHz
  • Fully synchronous; all signals referenced to a positive Clock edge
  • Internal bank for hiding row access/precharge
  • Single 3.3V power supply
  • LVTTL interface
  • Programmable burst length
    • (1, 2, 4, 8, full page)
  • Programmable burst sequence: Sequential/Interleave
  • Self refresh modes
  • Auto refresh (CBR)
  • 4096 refresh cycles every 64 ms (Com, Ind, A1 grade) or 16ms (A2 grade)
  • Random column address every Clock cycle
  • Programmable CAS\ latency (2, 3 Clocks)
  • Burst read/write and burst read/single write operations capability
  • Burst termination by burst stop and precharge command
  • Package: 54-pin TSOP II 54-ball TF-BGA (8mm x 8mm) 60-ball TF-BGA (10.1mm x 6.4mm)
  • Operating Temperature Range: Automotive Grade A1 (-40°C to +85°C) and Automotive Grade A2 (-40°C to +105°C)

技术特性

查找类似的料号
描述
时钟频率最大值 143 MHz
集成电路外壳/封装 TFBGA
引脚数 54
集成电路安装 Surface Mount
存储密度 64 Mbit
最高工作温度 105 °C
最低工作温度 -40 °C
额定电源电压 3.3 V

ECCN / UNSPSC

描述
ECCN: EAR99
计划交货期 B: PARTS...
HTSN: PARTS...
全部清除 比较 (0/10)