闲置警告对话框
The FastFLASH XC9500XL family is a 3.3V CPLD family targeted for high-performance, low-voltage applications in leading-edge communications and computing systems, where high device reliability and low power dissipation is important. Each XC9500XL device supports in-system programming (ISP) and the full IEEE Std 1149.1 (JTAG) boundary-scan, allowing superior debug and design iteration capability for small form-factor packages. The XC9500XL family is designed to work closely with the Xilinx® Virtex®, Spartan®-XL and XC4000XL FPGA families, allowing system designers to partition logic optimally between fast interface circuitry and high-density general purpose logic. The XC9500XL family members are fully pin-compatible, allowing easy design migration across multiple density options in a given package footprint.
The XC9500XL architectural features address the requirements of in-system programmability. Enhanced pin-locking capability avoids costly board rework. In-system programming throughout the full commercial operating range and a high programming endurance rating provide worry-free reconfigurations of system field upgrades. Extended data retention supports longer and more reliable system operating life.
Advanced system features include output slew rate control and user-programmable ground pins to help reduce system noise. Each user pin is compatible with 5V, 3.3V, and 2.5V inputs, and the outputs may be configured for 3.3V or 2.5V operation. The XC9500XL device exhibits symmetric full 3.3V output voltage swing to allow balanced rise and fall times.
技术参数
|
描述 | 值 |
---|---|---|
|
宏单元数量 | 288 |
|
最高工作温度 | 85 |
|
用户输入/输出数量 | 168 |
|
速度等级 | 10 |
|
引脚数 | 208 |
|
集成电路安装 | Surface Mount |
|
最低工作温度 | -40 |
|
集成电路外壳/封装 | PQFP |
描述 | 值 |
---|---|
ECCN: | EAR99 |
计划交货期 B: | PARTS... |
HTSN: | PARTS... |