XC7Z035-2FFG900I | AMD SOC - 片上系统处理器 | Avnet Asia Pacific

闲置警告对话框

由于闲置,您的会话即将超时。请单击“确定”以将您的时间额外延长 30 分钟。

XC7Z035-2FFG900I

FPGA Zynq-7000 275000 Cells 28nm Technology 1V 900-Pin FC-BGA

XC7Z035-2FFG900I | SOC - 片上系统处理器 | AMD
AMD
制造商: AMD
安富利制造商模型#: XC7Z035-2FFG900I
RoHS 10 Exempt

The Zynq®-7000 family is based on the Xilinx All Programmable SoC architecture. These products integrate a feature-rich dual-core ARM® Cortex-A9 based processing system (PS) and 28 nm Xilinx programmable logic (PL) in a single device. The ARM Cortex-A9 CPUs are the heart of the PS and also include on-chip memory, external memory interfaces, and a rich set of peripheral connectivity interfaces.

技术参数

  • Dual-core ARM® Cortex™-A9 Based Application Processor Unit (APU)
  • 2.5 DMIPS/MHz per CPU
  • CPU frequency: Up to 1 GHz
  • Coherent multiprocessor support
  • ARMv7-A architecture
  • TrustZone® security
  • Thumb®-2 instruction set
  • Jazelle® RCT execution Environment Architecture
  • NEON™ media-processing engine
  • Single and double precision Vector Floating Point Unit (VFPU)
  • CoreSight™ and Program Trace Macrocell (PTM)
  • Timer and Interrupts
  • 32 KB Level 1 4-way set-associative instruction and data caches (independent for each CPU)
  • 512 KB 8-way set-associative Level 2 cache (shared between the CPUs)
  • Byte-parity support
  • On-chip boot ROM
  • 256 KB on-chip RAM (OCM)
  • Byte-parity support
  • Multiprotocol dynamic memory controller
  • 16-bit or 32-bit interfaces to DDR3, DDR3L, DDR2, or LPDDR2 memories
  • ECC support in 16-bit mode
  • 1GB of address space using single rank of 8-, 16-, or 32-bit-wide memories
  • Static memory interfaces
  • Two 10/100/1000 tri-speed Ethernet MAC peripherals with IEEE Std 802.3 and IEEE Std 1588 revision 2.0 support
  • Two USB 2.0 OTG peripherals, each supporting up to 12 Endpoints
  • Two SD/SDIO 2.0/MMC3.31 compliant controllers
  • Two full-duplex SPI ports with three peripheral chip selects
  • Two high-speed UARTs (up to 1 Mb/s)
  • Two master and slave I2C interfaces
  • GPIO with four 32-bit banks, of which up to 54 bits can be used with the PS I/O (one bank of 32b and one bank of 22b) and up to 64 bits (up to two banks of 32b) connected to the Programmable Logic
  • Up to 54 flexible multiplexed I/O (MIO) for peripheral pin assignments
  • True Dual-Port
  • Up to 72 bits wide
  • Configurable as dual 18 Kb

技术特性

查找类似的料号
描述
引脚数 900

ECCN / UNSPSC

描述
ECCN: 3A991.d
计划交货期 B: PARTS...
HTSN: PARTS...

文档

您需要登录才能查看内容
Add To Bom

文档

标题 下载 类别 发布日期
Zynq-7000 All Programmable SoC Family Overview Product-Guides 20130331
Zynq-7000 SoC Technical Reference Manual User-Guides 20130331
Zynq-7000 SoC Packaging and Pinout Specification Technical-Specifications 20130331
Block Diagram Xilinx Zynq 7000 Part-Block-Diagram 20150224
全部清除 比较 (0/10)