XC2S150-5FG256C | AMD FPGA | Avnet Asia Pacific

闲置警告对话框

由于闲置,您的会话即将超时。请单击“确定”以将您的时间额外延长 30 分钟。

XC2S150-5FG256C

FPGA Spartan-II Family 150K Gates 3888 Cells 263MHz 0.18um Technology 2.5V 256-Pin FBGA

XC2S150-5FG256C | FPGA | AMD
AMD
制造商: AMD
产品分类: 可编辑逻辑, FPGA
安富利制造商模型#: XC2S150-5FG256C
RoHS Non-Compliant
NCNR
Obsolete

The Spartan-II family of FPGAs have a regular, flexible, programmable architecture of Configurable Logic Blocks (CLBs), surrounded by a perimeter of programmable Input/Output Blocks (IOBs). There are four Delay-Locked Loops (DLLs), one at each corner of the die. Two columns of block RAM lie on opposite sides of the die, between the CLBs and the IOB columns. These functional elements are interconnected by a powerful hierarchy of versatile routing channels.

Spartan-II FPGAs are customized by loading configuration data into internal static memory cells. Unlimited reprogramming cycles are possible with this approach. Stored values in these cells determine logic functions and interconnections implemented in the FPGA. Configuration data can be read from an external serial PROM (master serial mode), or written into the FPGA in slave serial, slave parallel, or Boundary Scan modes.

Spartan-II FPGAs are typically used in high-volume applications where the versatility of a fast programmable solution adds benefits. Spartan-II FPGAs are ideal for shortening product development cycles while offering a cost-effective solution for high volume production.

Spartan-II FPGAs achieve high-performance, low-cost operation through advanced architecture and semiconductor technology. Spartan-II devices provide system clock rates up to 200 MHz. In addition to the conventional benefits of high-volume programmable logic solutions, Spartan-II FPGAs also offer on-chip synchronous single-port and dual-port RAM (block and distributed form), DLL clock drivers, programmable set and reset on all flip-flops, fast carry logic, and many other features.

技术参数

  • Second generation ASIC replacement technology
    • Densities as high as 5,292 logic cells with up to 200,000 system gates
    • Streamlined features based on Virtex® FPGA architecture
    • Unlimited reprogrammability
    • Very low cost
    • Cost-effective 0.18 micron process
  • System level features
    • SelectRAM™ hierarchical memory: · 16 bits/LUT distributed RAM · Configurable 4K bit block RAM · Fast interfaces to external RAM
    • Fully PCI compliant
    • Low-power segmented routing architecture
    • Full readback ability for verification/observability
    • Dedicated carry logic for high-speed arithmetic
    • Efficient multiplier support
    • Cascade chain for wide-input functions
    • Abundant registers/latches with enable, set, reset
    • Four dedicated DLLs for advanced clock control
    • Four primary low-skew global clock distribution nets
    • IEEE 1149.1 compatible boundary scan logic
  • Versatile I/O and packaging
    • Pb-free package options
    • Low-cost packages available in all densities
    • Family footprint compatibility in common packages
    • 16 high-performance interface standards
    • Hot swap Compact PCI friendly
    • Zero hold time simplifies system timing
  • Core logic powered at 2.5V and I/Os powered at 1.5V, 2.5V, or 3.3V
  • Fully supported by powerful Xilinx® ISE® development system
    • Fully automatic mapping, placement, and routing

技术特性

查找类似的料号
描述
最高工作温度 85
引脚数 256
集成电路安装 Surface Mount
速度等级 5
用户输入/输出数量 176
逻辑单元数量 3
集成电路外壳/封装 FBGA

ECCN / UNSPSC

描述
ECCN: EAR99
计划交货期 B: PARTS...
HTSN: PARTS...
全部清除 比较 (0/10)