74LV595PW,118 | Nexperia 移位暫存器 | Avnet Asia Pacific

閒置警告對話框

您的階段作業因為閒置而即將逾時。按一下「確定」以延長您的時間 30 分鐘。

74LV595PW,118

Shift Register, LV Family, 74LV595, Serial to Parallel, Serial to Serial, 1 Element, 8 bit, TSSOP

74LV595PW,118 | 移位暫存器 | Nexperia
Nexperia
製造商: Nexperia
替代料號: 74LV595PW,118
RoHS 6 Compliant

The 74LV595PW is a 8 stage serial Shift Register with a storage register and 3-state outputs. It is a low-voltage Si-gate CMOS device and is pin and functionally compatible with the 74HC595 and 74HCT595. Data is shifted on the positive-going transitions of the SHCP input. The data in the shift register is transferred to the storage register on a positive-going transition of the STCP input. If both clocks are connected together, the shift register will always be one clock pulse ahead of the storage register. The shift register has a serial input (DS) and a serial output (Q7S) for cascading the device. It is also provided with an asynchronous reset input MR\ (active low) for all 8 shift register stages. The storage register has 8 parallel 3-state bus driver outputs. Data in the storage register appears at the output whenever the OE\ is low.

技術參數

  • Has a shift register with direct clear
  • Optimized for low voltage applications
  • Accepts TTL input levels between 2.7 to 3.6V VCC
  • 2V at VCC = 3.3V, Tamb = 25°C Typical high-level output voltage (VOH) undershoot

技術屬性

查找類似的料號
描述
最大工作電源電壓 3.6 V
最高工作溫度 125 °C
最大電源電壓 3.6 V
集成電路外殼/封裝 TSSOP
最低工作溫度 -40 °C
最小電源電壓 1 V
最小工作電源電壓 1 V
傳播時延 100 ns
邏輯 IC 系列 74LV
元素數量 1 Element
每個元件的位數 8 Bit
移位暫存器功能 Serial to Parallel, Serial to Serial
邏輯 IC 基數 74595
芯片輸出類型 Tri State
邏輯系列/基數 74LV595
引腳數 16

ECCN/UNSPSC

描述
ECCN: EAR99
計劃交貨期 B: 8542390000
HTSN: 8542390001
全部清除 比較 (0/10)