74AUP1G373GW,125 | Nexperia 鎖存器 | Avnet Asia Pacific

閒置警告對話框

您的階段作業因為閒置而即將逾時。按一下「確定」以延長您的時間 30 分鐘。

74AUP1G373GW,125

Latch, 74AUP1G373, D Type Transparent, Tri State, 6.4 ns, 4 mA, 6 Pins, TSSOP

74AUP1G373GW,125 | 鎖存器 | Nexperia
Nexperia
製造商: Nexperia
產品分類: 邏輯積體電路, 鎖存器
替代料號: 74AUP1G373GW,125
RoHS 6 Compliant

The 74AUP1G373 provides the single D-type transparent latch with 3-state output. While the latch-enable (LE) input is high, the Q output follows the data (D) input. When pin LE is LOW, the latch stores the information that was present at the D-input one set-up time preceding the HIGH-to-LOW transition of pin LE. When pin OE is LOW, the contents of the latch is available at the (Q) output. When pin OE is HIGH, the output goes to the high-impedance OFF-state. Operation of input pin OE does not affect the state of the latch. Schmitt trigger action at all inputs makes the circuit tolerant to slower input rise and fall times across the entire Vcc range from 0.8 V to 3.6 V. This device ensures a very low static and dynamic power consumption across the entire Vcc range from 0.8 V to 3.6 V. This device is fully specified for partial power-down applications using Ioff. The Ioff circuitry disables the output, preventing the damaging backflow current through the device when it is powered down.

技術參數

  • Wide supply voltage range from 0.8 V to 3.6 V
  • High noise immunity
  • Complies with JEDEC standards:
    • JESD8-12 (0.8 V to 1.3 V)
    • JESD8-11 (0.9 V to 1.65 V)
    • JESD8-7 (1.2 V to 1.95 V)
    • JESD8-5 (1.8 V to 2.7 V)
    • JESD8-B (2.7 V to 3.6 V)
  • ESD protection:
    • HBM JESD22-A114F Class 3A exceeds 5000 V
    • MM JESD22-A115-A exceeds 200 V
    • CDM JESD22-C101E exceeds 1000 V
  • Low static power consumption; Icc = 0.9 µA (maximum)
  • Latch-up performance exceeds 100 mA per JESD 78 Class II
  • Inputs accept voltages up to 3.6 V
  • Low noise overshoot and undershoot < 10 % of Vcc
  • Ioff circuitry provides partial Power-down mode operation
  • Multiple package options
  • Specified from -40 °C to +85 °C and -40 °C to +125 °C

技術屬性

查找類似的料號
描述
最高工作溫度 125 °C
集成電路外殼/封裝 TSSOP
最大電源電壓 3.6 V
最低工作溫度 -40 °C
輸出電流 4 mA
通道數 1
最小電源電壓 800 mV
元素數量 One
傳播時延 6.4 ns
芯片輸出類型 Tri State
鎖存器類型 D Type Transparent
邏輯 IC 系列 74AUP
位數 1bit
邏輯系列/基數 74AUP1G373
邏輯 IC 基數 741G373
引腳數 6

ECCN/UNSPSC

描述
ECCN: EAR99
計劃交貨期 B: 8542390000
HTSN: 8542390001

文件

您需要登錄才能查看內容
Add To Bom

文檔

標題 下載 類別 發布日期
NXP-201605004F01 PCN Other-Documents 20160109
全部清除 比較 (0/10)