IS42S16400J-7B2LI-TR | ISSI DRAM | Avnet Asia Pacific

閒置警告對話框

您的階段作業因為閒置而即將逾時。按一下「確定」以延長您的時間 30 分鐘。

IS42S16400J-7B2LI-TR

DRAM Chip SDRAM 64M-Bit 4Mx16 3.3V 60-Pin TFBGA T/R

ISSI
製造商: ISSI
產品分類: 記憶體, DRAM
替代料號: IS42S16400J-7B2LI-TR
RoHS 6 Compliant
NCNR
Obsolete

The 64Mb SDRAM is a high speed CMOS, dynamic random-access memory designed to operate in 3.3V memory systems containing 67,108,864 bits. Internally configured as a quad-bank DRAM with a synchronous interface. Each 16,777,216-bit bank is organized as 4,096 rows by 256 columns by 16 bits. The 64Mb SDRAM includes an AUTO REFRESH MODE, and a power-saving, power-down mode. All signals are registered on the positive edge of the clock signal, CLK. All inputs and outputs are LVTTL compatible. The 64Mb SDRAM has the ability to synchronously burst data at a high data rate with automatic column-address generation, the ability to interleave between internal banks to hide precharge time and the capability to randomly change column addresses on each clock cycle during burst access. A self-timed row precharge initiated at the end of the burst sequence is available with the AUTO PRECHARGE function enabled. Precharge one bank while accessing one of the other three banks will hide the precharge cycles and provide seamless, high-speed, random-access operation. SDRAM read and write accesses are burst oriented starting at a selected location and continuing for a programmed number of locations in a programmed sequence. The registration of an ACTIVE command begins accesses, followed by a READ or WRITE command. The ACTIVE command in conjunction with address bits registered are used to select the bank and row to be accessed (BA0, BA1 select the bank; A0-A11 select the row). The READ or WRITE commands in conjunction with address bits registered are used to select the starting column location for the burst access. Programmable READ or WRITE burst lengths consist of 1, 2, 4 and 8 locations, or full page, with a burst terminate option.

技術參數

  • Clock frequency: 200, 166, 143, 133 MHz
  • Fully synchronous; all signals referenced to a positive clock edge
  • Internal bank for hiding row access/precharge
  • Single 3.3V power supply
  • LVTTL interface
  • Programmable burst length
    • 1, 2, 4, 8, full page
  • Programmable burst sequence: Sequential/Interleave
  • Self refresh modes
  • Auto refresh (CBR)
  • 4096 refresh cycles every 64 ms (Com, Ind, A1 grade) or 16ms (A2 grade)
  • Random column address every clock cycle
  • Programmable CAS latency (2, 3 clocks)
  • Burst read/write and burst read/single write operations capability
  • Burst termination by burst stop and precharge command
  • Package:
    • 54-pin TSOP II
    • 54-ball TF-BGA (8mm x 8mm)
    • 60-ball TF-BGA (10.1mm x 6.4mm)
  • Operating Temperature Range
    • Commercial (0°C to +70°C)
    • Industrial (-40°C to +85°C)
    • Automotive Grade A1 (-40°C to +85°C)
    • Automotive Grade A2 (-40°C to +105°C)

技術屬性

查找類似的料號
描述
時鐘頻率最大值 143 MHz
引腳數 60
存儲密度 64 Mbit
存儲器配置 4Mx16
最高工作溫度 85 °C
最低工作溫度 -40 °C
集成電路貼裝 Surface Mount
集成電路外殼/封裝 TFBGA
額定電源電壓 3.3 V

ECCN/UNSPSC

描述
ECCN: EAR99
計劃交貨期 B: 8542320015
HTSN: 8542320002
全部清除 比較 (0/10)