XA2C64A-8VQG44Q | AMD CPLD | Avnet Asia Pacific

閒置警告對話框

您的階段作業因為閒置而即將逾時。按一下「確定」以延長您的時間 30 分鐘。

XA2C64A-8VQG44Q

CPLD CoolRunner-II Family 1.5K Gates 64 Macro Cells 152MHz 0.18um (CMOS) Technology 1.8V 44-Pin VTQFP

AMD
製造商: AMD
產品分類: 可編輯邏輯, CPLD
替代料號: XA2C64A-8VQG44Q
RoHS 10 Compliant
NCNR
Obsolete

The CoolRunner-II Automotive 64-macrocell device is designed for both high performance and low power applications. This lends power savings to high-end communication equipment and high speed to battery operated devices. Due to the low power stand-by and dynamic operation, overall system reliability is improved. This device consists of four Function Blocks inter-connected by a low power Advanced Interconnect Matrix (AIM). The AIM feeds 40 true and complement inputs to each Function Block. The Function Blocks consist of a 40 by 56 P-term PLA and 16 macrocells which contain numerous configuration bits that allow for combinational or registered modes of operation. Additionally, these registers can be globally reset or preset and configured as a D or T flip-flop or as a D latch. There are also multiple clock signals, both global and local product term types, configured on a per macrocell basis. Output pin configurations include slew rate limit, bus hold, pull-up, open drain and programmable grounds. A Schmitt trigger input is available on a per input pin basis. In addition to storing macrocell output states, the macrocell registers may be configured as "direct input" registers to store signals directly from input pins. Clocking is available on a global or Function Block basis. Three global clocks are available for all Function Blocks as a synchronous clock source. Macrocell registers can be individually configured to power up to the zero or one state. A global set/reset control line is also available to asynchronously set or reset selected registers during operation. Additional local clock, synchronous clock-enable, asynchronous set/reset and output enable signals can be formed using product terms on a per-macrocell or per-Function Block basis. A DualEDGE flip-flop feature is also available on a per macrocell basis. This feature allows high performance synchronous operation based on lower frequency clocking to help reduce the total power consumption of the device. The CoolRunner-II Automotive 64-macrocell CPLD is I/O compatible with standard LVTTL and LVCMOS18, LVCMOS25, and LVCMOS33. This device is also 1.5V I/O compatible with the use of Schmitt-trigger inputs. Another feature that eases voltage translation is I/O banking. Two I/O banks are available on the CoolRunner-II Automotive 64-macrocell device that permit easy interfacing to 3.3V, 2.5V, 1.8V, and 1.5V devices.

技術參數

  • AEC-Q100 device qualification and full PPAP support available in both I-grade and extended temperature Q-grade
  • Guaranteed to meet full electrical specifications over TA = -40° C to +105° C with TJ Maximum = +125° C (Q-grade)
  • Optimized for 1.8V systems
  • Industry’s best 0.18 micron CMOS CPLD
    • Optimized architecture for effective logic synthesis
    • Multi-voltage I/O operation — 1.5V to 3.3V
  • Available in the following package options
    • 44-pin VQFP with 33 user I/O
    • 100-pin VQFP with 64 user I/O
    • Pb-free only for all packages
  • Advanced system features
    • Fastest in system programming · 1.8V ISP using IEEE 1532 (JTAG) interface
    • IEEE1149.1 JTAG Boundary Scan Test
    • Optional Schmitt-trigger input (per pin)
    • Two separate I/O banks
    • RealDigital™ 100% CMOS product term generation
    • Flexible clocking modes · Optional DualEDGE triggered registers
    • Global signal options with macrocell control · Multiple global clocks with phase selection per macrocell · Multiple global output enables · Global set/reset
    • Efficient control term clocks, output enables and set/resets for each macrocell and shared across function blocks
    • Advanced design security
    • Optional bus-hold, 3-state or weak pullup on selected I/O pins
    • Open-drain output option for Wired-OR and LED drive
    • Optional configurable grounds on unused I/Os
    • Mixed I/O voltages compatible with 1.5V, 1.8V, 2.5V, and 3.3V logic levels
    • PLA architecture · Superior pinout retention · 100% product term routability across function block
    • Hot pluggable

技術屬性

查找類似的料號
描述
最低工作溫度 -40
宏單元數量 64
最高工作溫度 105
集成電路外殼/封裝 VTQFP
用戶輸入/輸出數量 33
集成電路貼裝 Surface Mount
速度等級 8
引腳數 44

ECCN/UNSPSC

描述
ECCN: EAR99
計劃交貨期 B: PARTS...
HTSN: PARTS...

文件

您需要登錄才能查看內容
Add To Bom

文檔

標題 下載 類別 發布日期
Automotive Brochure Application-Guides 20130331
全部清除 比較 (0/10)