PDP SEO Portlet

74LVC1G175GW-Q100H

Flip Flop, 74LVC1G175, D, 5.5 ns, 300 MHz, 32 mA, 6 Pins, TSSOP

Official logo for Nexperia
Manufacturer:Nexperia
Product Category: 逻辑集成电路, 触发器
Avnet Manufacturer Part #: 74LVC1G175GW-Q100H
Secondary Manufacturer Part#: 74LVC1G175GW-Q100H
  • Legend Information Icon RoHS 10 Compliant
  • Legend Information Icon Tariff Charges

The 74LVC1G175-Q100 is a low-power, low-voltage single positive edge triggered D-type flip-flop with individual data (D) input, clock (CP) input, master reset (MR) input, and Q output. The master reset (MR) is an asynchronous active LOW input and operates independently of the clock input. Information on the data input is transferred to the Q output on the LOW-to-HIGH transition of the clock pulse. The D input must be stable one set-up time prior to the LOW-to-HIGH clock transition for predictable operation. The inputs can be driven from either 3.3 V or 5 V devices. This feature allows the use of this device in a mixed 3.3 V and 5 V environment. This device is fully specified for partial power-down applications using IOFF. The IOFF circuitry disables the output, preventing the damaging backflow current through the device when it is powered down. Schmitt trigger action at all inputs makes the circuit highly tolerant of slower input rise and fall times. This product has been qualified to the Automotive Electronics Council (AEC) standard Q100 (Grade 1) and is suitable for use in automotive applications.

  • Automotive product qualification in accordance with AEC-Q100 (Grade 1)
    • Specified from -40 °C to +85 °C and from -40 °C to +125 °C
  • Wide supply voltage range from 1.65 V to 5.5 V
  • 5 V tolerant inputs for interfacing with 5 V logic
  • High noise immunity
  • Complies with JEDEC standard:
  • JESD8-7 (1.65 V to 1.95 V)
  • JESD8-5 (2.3 V to 2.7 V)
  • JESD8B/JESD36 (2.7 V to 3.6 V)
  • ±24 mA output drive (VCC = 3.0 V)
  • CMOS low power consumption
  • Latch-up performance exceeds 250 mA
  • Direct interface with TTL levels
  • Inputs accept voltages up to 5 V
  • Multiple package options
  • ESD protection:
    • MIL-STD-883, method 3015 exceeds 2000 V
    • HBM JESD22-A114F exceeds 2000 V
    • MM JESD22-A115-A exceeds 200 V (C = 200 pF, R = 0 O)

Technical Attributes

Find Similar Parts

Description Value
No
Single-Ended
Tin
LVC
D-Type
260
-32 mA
4.9(Typ)@1.8V|3.1(Typ)@2.5V|3.2(Typ)@2.7V|3.1(Typ)@3.3V|2.2(Typ)@5V ns
0.0001 mA
Surface Mount
MSL 1 - Unlimited
1
1
1
1
0
-40 to 125 °C
Single-Ended
6TSSOP
6
Non-Inverting
2.2(Max) x 1.35(Max) x 1(Max)
50 pF
No
Automotive
Reset
TSSOP
Positive-Edge
1.8|2.5|3.3|5 V

ECCN / UNSPSC / COO

Description Value
Country of Origin: null
ECCN: EAR99
HTSN: 8542390001
Schedule B: 8542390000
In Stock :  0
Additional inventory
Factory Lead Time: 56 Weeks
Price for: Each
Quantity:
Min:15000  Mult:3000  
USD $: