PDP SEO Portlet

74LV74PW,118

Flip-Flop, Complementary Output, Positive Edge, 74LV74, D, 100 MHz, 25 mA, TSSOP

Manufacturer:Nexperia
Product Category: 邏輯積體電路, 觸發器
Avnet Manufacturer Part #: 74LV74PW,118
Secondary Manufacturer Part#: 74LV74PW,118
  • Legend Information Icon RoHS 10 Compliant
  • Legend Information Icon Tariff Charges

The 74LV74PW is a dual positive-edge trigger D-type Flip-flop with set and reset. It has individual data (nD) inputs, clock (nCP) inputs, set (nSD\) and (nRD\) inputs and complementary nQ and nQ\ outputs. The set and reset are asynchronous active low inputs that operate independently of the clock input. Information on the data input is transferred to the nQ output on the low-to-high transition of the clock pulse. The nD inputs must be stable one set-up time prior to the low-to-high clock transition, for predictable operation. Schmitt-trigger action in the clock input makes the circuit highly tolerant to slower clock rise and fall times.

  • Direct interface with TTL levels
  • Optimized for low voltage applications

Technical Attributes

Find Similar Parts

Description Value
No
Single-Ended
Gold
LV
D-Type
260
-12 mA
70@1.2V|24@2V|18@2.7V|13@3.3V|9.5@5V ns
0.08 mA
Surface Mount
MSL 1 - Unlimited
2
1
1
2
0
-40 to 125 °C
Differential
14TSSOP
14
Inverting|Non-Inverting
5.1 x 4.5 x 0.95 mm
50 pF
No
Set, Reset
TSSOP
Positive-Edge
3.3 V

ECCN / UNSPSC / COO

Description Value
Country of Origin: null
ECCN: EAR99
HTSN: 8542390001
Schedule B: 8542390000
In Stock :  37500
Ships in 1 bus. day
Additional inventory
Factory Lead Time: 112 Weeks
Price for: Each
Quantity:
Min:7500  Mult:2500  
USD $: