MT46H32M16LFBF-5 IT:C
DRAM, Mobile LPDDR, 512 Mbit, 32M x 16bit, 200 MHz, 60 Pins, VFBGA
MT46H32M16LFBF-5 IT:C is a mobile LPDDR SDRAM. The 512Mb mobile low-power DDR SDRAM is a high-speed CMOS, dynamic random-access memory containing 536,870,912 bits. It is internally configured as a quad-bank DRAM. Each of the x16’s 134,217,728-bit banks are organized as 8192 rows by 1024 columns by 16 bits. Each of the x32’s 134,217,728-bit banks are organized as 8192 rows by 512 columns by 32 bits.
- 1.8/1.8V operating voltage, differential clock inputs (CK and CK#)
- Bidirectional data strobe per byte of data (DQS)
- Internal, pipelined double data rate (DDR) architecture; two data accesses per clock cycle
- Commands entered on each positive CK edge, clock stop capability
- DQS edge-aligned with data for READs; centre aligned with data for WRITEs
- 4 internal banks for concurrent operation, data masks (DM) for masking write data; one mask per byte
- Programmable burst lengths (BL): 2, 4, 8, or 16, concurrent auto precharge option is supported
- Auto refresh and self refresh modes, 1.8V LVCMOS-compatible inputs
- 200MHz clock rate, 5.0ns access time, 32 Meg x 16 configuration, JEDEC-standard addressing
- 60-ball (8mm x 9mm) VFBGA package, -40°C to +85°C industrial operating temperature range
Technical Attributes
Find Similar Parts
| Description | Value | |
|---|---|---|
| 15 Bit | ||
| 200 MHz | ||
| 16 Bit | ||
| 512 Mbit | ||
| Mobile LPDDR SDRAM | ||
| VFBGA | ||
| Surface Mount | ||
| Tin-Silver-Copper | ||
| 260 | ||
| 200 MHz | ||
| 115 mA | ||
| 6.5|5 ns | ||
| 32M x 16bit | ||
| 512 Mbit | ||
| Surface Mount | ||
| 60 | ||
| 16 Bit | ||
| 16 Bit | ||
| 1.8 V | ||
| -40 to 85 °C | ||
| 85 °C | ||
| -40 °C | ||
| 60VFBGA | ||
| 60 | ||
| 9 x 8 x 0.65 mm | ||
| Industrial | ||
| VFBGA | ||
| 1.8 V | ||
| Mobile LPDDR SDRAM |
ECCN / UNSPSC / COO
| Description | Value |
|---|---|
| Country of Origin: | null |
| ECCN: | EAR99 |
| HTSN: | PARTS... |
| Schedule B: | PARTS... |