PI6C20400ALEX
Clock Buffer, Driver, 100 MHz to 400 MHz, 4 Outputs, 3.135 V to 3.465 V, 28 Pins, TSSOP
- RoHS 10 Compliant
- Tariff Charges
PI6C20400A is a PCIe 2.0 compliant high-speed, low-noise differential clock buffer designed to be companion to PI6C410BS. The device distributes the differential SRC clock from PI6C410BS to four differential pairs of clock outputs either with or without PLL. The clock outputs are controlled by input selection of SRC_STOP#, PWRDWN# and SMBus, SCLK and SDA. When input of either SRC_STOP# or PWRDWN# is low, the output clocks are Tristated. When PWRDWN# is low, the SDA and SCLK inputs must be Tri-stated.
- Phase jitter filter for PCIe® 2.0 application
- Four Pairs of Differential Clocks
- Low skew < 50ps
- Low jitter < 50ps cycle-to-cycle
- < 1 ps additive RMS phase jitter
- Output Enable for all outputs
- Outputs tristate control via SMBus
- Programmable PLL Bandwidth
- 100 MHz PLL Mode operation
- 100 - 400 MHz Bypass Mode operation
- 3.3V Operation
- Packaging (Pb-free and Green): ?28-Pin SSOP (H28) ?28-Pin TSSOP (L28)
Technical Attributes
Find Similar Parts
| Description | Value | |
|---|---|---|
| Clock Driver | ||
| 400 MHz | ||
| 100 MHz | ||
| HCSL | ||
| 1 | ||
| 4 | ||
| 28 | ||
| 85 °C | ||
| -40 °C | ||
| HCSL | ||
| PI6C20400A Series | ||
| 3.465 Vdc | ||
| 3.135 Vdc |
ECCN / UNSPSC / COO
| Description | Value |
|---|---|
| Country of Origin: | null |
| ECCN: | EAR99 |
| HTSN: | 8542390001 |
| Schedule B: | 8542390000 |