MC100EP195BFAG | onsemi 延遲線 | Avnet Asia Pacific

閒置警告對話框

您的階段作業因為閒置而即將逾時。按一下「確定」以延長您的時間 30 分鐘。

MC100EP195BFAG

Delay Line IC, Programmable, 1024 Taps, 10 ps Delay/One Tap, 12.2 ns Total Delay, 3 V to 3.6 V, 32 Pins, LQFP

MC100EP195BFAG | 延遲線 | onsemi
onsemi
製造商: onsemi
產品分類: 時脈和計時, 延遲線
替代料號: MC100EP195BFAG
RoHS 10 Compliant

The MC100EP195B is a Programmable Delay Chip (PDC) designed primarily for clock deskewing and timing adjustment. It provides variable delay of a differential NECL/PECL input transition. Thedelay section consists of a programmable matrix of gates and multiplexers. The delay increment of the EP195B has a digitally selectable resolution of about 10 ps and a net range of up to 10.2 ns. The required delay is selected by the 10 data select inputs D(9:0) values and controlled by the LEN (pin 10). A LOW level on LEN allows a transparent LOAD mode of real time delay values by D(9:0). A LOW to HIGH transition on LEN will LOCK and HOLD currentvalues present against any subsequent changes in D(10:0). The approximate delay values for varying tap numbers correlating to D0 (LSB) through D9 (MSB).

技術參數

  • Maximum Input Clock Frequency >1.2 GHz Typical
  • Programmable Range: 0 ns to 10 ns
  • Delay Range: 2.2 ns to 12.2 ns
  • 10 ps Increments
  • PECL Mode Operating Range:VCC = 3.0 V to 3.6 V with VEE = 0 V
  • NECL Mode Operating Range:VCC = 0 V with VEE = 3.0 V to 3.6 V
  • IN/INb Inputs Accept LVPECL, LVNECL, LVDS Levels
  • A Logic High on the EN Pin Will Force Q to Logic Low
  • D10:0 Can Select Either LVPECL, LVCMOS, or LVTTL Input Levels
  • VBB Output Reference Voltage

技術屬性

查找類似的料號
描述
最大電源電壓 3.6 Vdc
Delay Line Type Programmable Delay Line
No. of Taps 1024
集成電路外殼/封裝 LQFP
引腳數 32
最低工作溫度 -40 °C
最高工作溫度 85 °C
產品範圍 MC100EP195B Series
Total Delay 12.2 ns
Nominal Delays per Tap 0.01 ns
最小電源電壓 3 Vdc

ECCN/UNSPSC

描述
ECCN: EAR99
計劃交貨期 B: 8542390000
HTSN: 8542390001
全部清除 比較 (0/10)